speed.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457
  1. /*
  2. * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2003 Motorola Inc.
  5. * Xianghua Xiao, (X.Xiao@motorola.com)
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <ppc_asm.tmpl>
  30. #include <linux/compiler.h>
  31. #include <asm/processor.h>
  32. #include <asm/io.h>
  33. DECLARE_GLOBAL_DATA_PTR;
  34. /* --------------------------------------------------------------- */
  35. void get_sys_info (sys_info_t * sysInfo)
  36. {
  37. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  38. #ifdef CONFIG_FSL_IFC
  39. struct fsl_ifc *ifc_regs = (void *)CONFIG_SYS_IFC_ADDR;
  40. u32 ccr;
  41. #endif
  42. #ifdef CONFIG_FSL_CORENET
  43. volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR);
  44. unsigned int cpu;
  45. const u8 core_cplx_PLL[16] = {
  46. [ 0] = 0, /* CC1 PPL / 1 */
  47. [ 1] = 0, /* CC1 PPL / 2 */
  48. [ 2] = 0, /* CC1 PPL / 4 */
  49. [ 4] = 1, /* CC2 PPL / 1 */
  50. [ 5] = 1, /* CC2 PPL / 2 */
  51. [ 6] = 1, /* CC2 PPL / 4 */
  52. [ 8] = 2, /* CC3 PPL / 1 */
  53. [ 9] = 2, /* CC3 PPL / 2 */
  54. [10] = 2, /* CC3 PPL / 4 */
  55. [12] = 3, /* CC4 PPL / 1 */
  56. [13] = 3, /* CC4 PPL / 2 */
  57. [14] = 3, /* CC4 PPL / 4 */
  58. };
  59. const u8 core_cplx_PLL_div[16] = {
  60. [ 0] = 1, /* CC1 PPL / 1 */
  61. [ 1] = 2, /* CC1 PPL / 2 */
  62. [ 2] = 4, /* CC1 PPL / 4 */
  63. [ 4] = 1, /* CC2 PPL / 1 */
  64. [ 5] = 2, /* CC2 PPL / 2 */
  65. [ 6] = 4, /* CC2 PPL / 4 */
  66. [ 8] = 1, /* CC3 PPL / 1 */
  67. [ 9] = 2, /* CC3 PPL / 2 */
  68. [10] = 4, /* CC3 PPL / 4 */
  69. [12] = 1, /* CC4 PPL / 1 */
  70. [13] = 2, /* CC4 PPL / 2 */
  71. [14] = 4, /* CC4 PPL / 4 */
  72. };
  73. uint i, freqCC_PLL[6], rcw_tmp;
  74. uint ratio[6];
  75. unsigned long sysclk = CONFIG_SYS_CLK_FREQ;
  76. uint mem_pll_rat;
  77. sysInfo->freqSystemBus = sysclk;
  78. sysInfo->freqDDRBus = sysclk;
  79. sysInfo->freqSystemBus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
  80. mem_pll_rat = (in_be32(&gur->rcwsr[0]) >>
  81. FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT)
  82. & FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
  83. if (mem_pll_rat > 2)
  84. sysInfo->freqDDRBus *= mem_pll_rat;
  85. else
  86. sysInfo->freqDDRBus = sysInfo->freqSystemBus * mem_pll_rat;
  87. ratio[0] = (in_be32(&clk->pllc1gsr) >> 1) & 0x3f;
  88. ratio[1] = (in_be32(&clk->pllc2gsr) >> 1) & 0x3f;
  89. ratio[2] = (in_be32(&clk->pllc3gsr) >> 1) & 0x3f;
  90. ratio[3] = (in_be32(&clk->pllc4gsr) >> 1) & 0x3f;
  91. ratio[4] = (in_be32(&clk->pllc5gsr) >> 1) & 0x3f;
  92. ratio[5] = (in_be32(&clk->pllc6gsr) >> 1) & 0x3f;
  93. for (i = 0; i < 6; i++) {
  94. if (ratio[i] > 4)
  95. freqCC_PLL[i] = sysclk * ratio[i];
  96. else
  97. freqCC_PLL[i] = sysInfo->freqSystemBus * ratio[i];
  98. }
  99. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  100. /*
  101. * Each cluster has up to 4 cores, sharing the same PLL selection.
  102. * The cluster assignment is fixed per SoC. There is no way identify the
  103. * assignment so far, presuming the "first configuration" which is to
  104. * fill the lower cluster group first before moving up to next group.
  105. * PLL1, PLL2, PLL3 are cluster group A, feeding core 0~3 on cluster 1
  106. * and core 4~7 on cluster 2
  107. * PLL4, PLL5, PLL6 are cluster group B, feeding core 8~11 on cluster 3
  108. * and core 12~15 on cluster 4 if existing
  109. */
  110. for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
  111. u32 c_pll_sel = (in_be32(&clk->clkc0csr + (cpu / 4) * 8) >> 27)
  112. & 0xf;
  113. u32 cplx_pll = core_cplx_PLL[c_pll_sel];
  114. if (cplx_pll > 3)
  115. printf("Unsupported architecture configuration"
  116. " in function %s\n", __func__);
  117. cplx_pll += (cpu / 8) * 3;
  118. sysInfo->freqProcessor[cpu] =
  119. freqCC_PLL[cplx_pll] / core_cplx_PLL_div[c_pll_sel];
  120. }
  121. #define PME_CLK_SEL 0xe0000000
  122. #define PME_CLK_SHIFT 29
  123. #define FM1_CLK_SEL 0x1c000000
  124. #define FM1_CLK_SHIFT 26
  125. rcw_tmp = in_be32(&gur->rcwsr[7]);
  126. #ifdef CONFIG_SYS_DPAA_PME
  127. switch ((rcw_tmp & PME_CLK_SEL) >> PME_CLK_SHIFT) {
  128. case 1:
  129. sysInfo->freqPME = freqCC_PLL[0];
  130. break;
  131. case 2:
  132. sysInfo->freqPME = freqCC_PLL[0] / 2;
  133. break;
  134. case 3:
  135. sysInfo->freqPME = freqCC_PLL[0] / 3;
  136. break;
  137. case 4:
  138. sysInfo->freqPME = freqCC_PLL[0] / 4;
  139. break;
  140. case 6:
  141. sysInfo->freqPME = freqCC_PLL[1] / 2;
  142. break;
  143. case 7:
  144. sysInfo->freqPME = freqCC_PLL[1] / 3;
  145. break;
  146. default:
  147. printf("Error: Unknown PME clock select!\n");
  148. case 0:
  149. sysInfo->freqPME = sysInfo->freqSystemBus / 2;
  150. break;
  151. }
  152. #endif
  153. #ifdef CONFIG_SYS_DPAA_FMAN
  154. switch ((rcw_tmp & FM1_CLK_SEL) >> FM1_CLK_SHIFT) {
  155. case 1:
  156. sysInfo->freqFMan[0] = freqCC_PLL[3];
  157. break;
  158. case 2:
  159. sysInfo->freqFMan[0] = freqCC_PLL[3] / 2;
  160. break;
  161. case 3:
  162. sysInfo->freqFMan[0] = freqCC_PLL[3] / 3;
  163. break;
  164. case 4:
  165. sysInfo->freqFMan[0] = freqCC_PLL[3] / 4;
  166. break;
  167. case 6:
  168. sysInfo->freqFMan[0] = freqCC_PLL[4] / 2;
  169. break;
  170. case 7:
  171. sysInfo->freqFMan[0] = freqCC_PLL[4] / 3;
  172. break;
  173. default:
  174. printf("Error: Unknown FMan1 clock select!\n");
  175. case 0:
  176. sysInfo->freqFMan[0] = sysInfo->freqSystemBus / 2;
  177. break;
  178. }
  179. #if (CONFIG_SYS_NUM_FMAN) == 2
  180. #define FM2_CLK_SEL 0x00000038
  181. #define FM2_CLK_SHIFT 3
  182. rcw_tmp = in_be32(&gur->rcwsr[15]);
  183. switch ((rcw_tmp & FM2_CLK_SEL) >> FM2_CLK_SHIFT) {
  184. case 1:
  185. sysInfo->freqFMan[1] = freqCC_PLL[4];
  186. break;
  187. case 2:
  188. sysInfo->freqFMan[1] = freqCC_PLL[4] / 2;
  189. break;
  190. case 3:
  191. sysInfo->freqFMan[1] = freqCC_PLL[4] / 3;
  192. break;
  193. case 4:
  194. sysInfo->freqFMan[1] = freqCC_PLL[4] / 4;
  195. break;
  196. case 6:
  197. sysInfo->freqFMan[1] = freqCC_PLL[3] / 2;
  198. break;
  199. case 7:
  200. sysInfo->freqFMan[1] = freqCC_PLL[3] / 3;
  201. break;
  202. default:
  203. printf("Error: Unknown FMan2 clock select!\n");
  204. case 0:
  205. sysInfo->freqFMan[1] = sysInfo->freqSystemBus / 2;
  206. break;
  207. }
  208. #endif /* CONFIG_SYS_NUM_FMAN == 2 */
  209. #endif /* CONFIG_SYS_DPAA_FMAN */
  210. #else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  211. for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
  212. u32 c_pll_sel = (in_be32(&clk->clkc0csr + cpu*8) >> 27) & 0xf;
  213. u32 cplx_pll = core_cplx_PLL[c_pll_sel];
  214. sysInfo->freqProcessor[cpu] =
  215. freqCC_PLL[cplx_pll] / core_cplx_PLL_div[c_pll_sel];
  216. }
  217. #define PME_CLK_SEL 0x80000000
  218. #define FM1_CLK_SEL 0x40000000
  219. #define FM2_CLK_SEL 0x20000000
  220. #define HWA_ASYNC_DIV 0x04000000
  221. #if (CONFIG_SYS_FSL_NUM_CC_PLLS == 2)
  222. #define HWA_CC_PLL 1
  223. #elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 3)
  224. #define HWA_CC_PLL 2
  225. #elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 4)
  226. #define HWA_CC_PLL 2
  227. #else
  228. #error CONFIG_SYS_FSL_NUM_CC_PLLS not set or unknown case
  229. #endif
  230. rcw_tmp = in_be32(&gur->rcwsr[7]);
  231. #ifdef CONFIG_SYS_DPAA_PME
  232. if (rcw_tmp & PME_CLK_SEL) {
  233. if (rcw_tmp & HWA_ASYNC_DIV)
  234. sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 4;
  235. else
  236. sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 2;
  237. } else {
  238. sysInfo->freqPME = sysInfo->freqSystemBus / 2;
  239. }
  240. #endif
  241. #ifdef CONFIG_SYS_DPAA_FMAN
  242. if (rcw_tmp & FM1_CLK_SEL) {
  243. if (rcw_tmp & HWA_ASYNC_DIV)
  244. sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 4;
  245. else
  246. sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 2;
  247. } else {
  248. sysInfo->freqFMan[0] = sysInfo->freqSystemBus / 2;
  249. }
  250. #if (CONFIG_SYS_NUM_FMAN) == 2
  251. if (rcw_tmp & FM2_CLK_SEL) {
  252. if (rcw_tmp & HWA_ASYNC_DIV)
  253. sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 4;
  254. else
  255. sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 2;
  256. } else {
  257. sysInfo->freqFMan[1] = sysInfo->freqSystemBus / 2;
  258. }
  259. #endif
  260. #endif
  261. #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  262. #else /* CONFIG_FSL_CORENET */
  263. uint plat_ratio, e500_ratio, half_freqSystemBus;
  264. int i;
  265. #ifdef CONFIG_QE
  266. __maybe_unused u32 qe_ratio;
  267. #endif
  268. plat_ratio = (gur->porpllsr) & 0x0000003e;
  269. plat_ratio >>= 1;
  270. sysInfo->freqSystemBus = plat_ratio * CONFIG_SYS_CLK_FREQ;
  271. /* Divide before multiply to avoid integer
  272. * overflow for processor speeds above 2GHz */
  273. half_freqSystemBus = sysInfo->freqSystemBus/2;
  274. for (i = 0; i < cpu_numcores(); i++) {
  275. e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f;
  276. sysInfo->freqProcessor[i] = e500_ratio * half_freqSystemBus;
  277. }
  278. /* Note: freqDDRBus is the MCLK frequency, not the data rate. */
  279. sysInfo->freqDDRBus = sysInfo->freqSystemBus;
  280. #ifdef CONFIG_DDR_CLK_FREQ
  281. {
  282. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  283. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  284. if (ddr_ratio != 0x7)
  285. sysInfo->freqDDRBus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
  286. }
  287. #endif
  288. #ifdef CONFIG_QE
  289. #if defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025)
  290. sysInfo->freqQE = sysInfo->freqSystemBus;
  291. #else
  292. qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO)
  293. >> MPC85xx_PORPLLSR_QE_RATIO_SHIFT;
  294. sysInfo->freqQE = qe_ratio * CONFIG_SYS_CLK_FREQ;
  295. #endif
  296. #endif
  297. #ifdef CONFIG_SYS_DPAA_FMAN
  298. sysInfo->freqFMan[0] = sysInfo->freqSystemBus;
  299. #endif
  300. #endif /* CONFIG_FSL_CORENET */
  301. #if defined(CONFIG_FSL_LBC)
  302. uint lcrr_div;
  303. #if defined(CONFIG_SYS_LBC_LCRR)
  304. /* We will program LCRR to this value later */
  305. lcrr_div = CONFIG_SYS_LBC_LCRR & LCRR_CLKDIV;
  306. #else
  307. lcrr_div = in_be32(&(LBC_BASE_ADDR)->lcrr) & LCRR_CLKDIV;
  308. #endif
  309. if (lcrr_div == 2 || lcrr_div == 4 || lcrr_div == 8) {
  310. #if defined(CONFIG_FSL_CORENET)
  311. /* If this is corenet based SoC, bit-representation
  312. * for four times the clock divider values.
  313. */
  314. lcrr_div *= 4;
  315. #elif !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8541) && \
  316. !defined(CONFIG_MPC8555) && !defined(CONFIG_MPC8560)
  317. /*
  318. * Yes, the entire PQ38 family use the same
  319. * bit-representation for twice the clock divider values.
  320. */
  321. lcrr_div *= 2;
  322. #endif
  323. sysInfo->freqLocalBus = sysInfo->freqSystemBus / lcrr_div;
  324. } else {
  325. /* In case anyone cares what the unknown value is */
  326. sysInfo->freqLocalBus = lcrr_div;
  327. }
  328. #endif
  329. #if defined(CONFIG_FSL_IFC)
  330. ccr = in_be32(&ifc_regs->ifc_ccr);
  331. ccr = ((ccr & IFC_CCR_CLK_DIV_MASK) >> IFC_CCR_CLK_DIV_SHIFT) + 1;
  332. sysInfo->freqLocalBus = sysInfo->freqSystemBus / ccr;
  333. #endif
  334. }
  335. int get_clocks (void)
  336. {
  337. sys_info_t sys_info;
  338. #ifdef CONFIG_MPC8544
  339. volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR;
  340. #endif
  341. #if defined(CONFIG_CPM2)
  342. volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
  343. uint sccr, dfbrg;
  344. /* set VCO = 4 * BRG */
  345. cpm->im_cpm_intctl.sccr &= 0xfffffffc;
  346. sccr = cpm->im_cpm_intctl.sccr;
  347. dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
  348. #endif
  349. get_sys_info (&sys_info);
  350. gd->cpu_clk = sys_info.freqProcessor[0];
  351. gd->bus_clk = sys_info.freqSystemBus;
  352. gd->mem_clk = sys_info.freqDDRBus;
  353. gd->lbc_clk = sys_info.freqLocalBus;
  354. #ifdef CONFIG_QE
  355. gd->qe_clk = sys_info.freqQE;
  356. gd->brg_clk = gd->qe_clk / 2;
  357. #endif
  358. /*
  359. * The base clock for I2C depends on the actual SOC. Unfortunately,
  360. * there is no pattern that can be used to determine the frequency, so
  361. * the only choice is to look up the actual SOC number and use the value
  362. * for that SOC. This information is taken from application note
  363. * AN2919.
  364. */
  365. #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
  366. defined(CONFIG_MPC8560) || defined(CONFIG_MPC8555)
  367. gd->i2c1_clk = sys_info.freqSystemBus;
  368. #elif defined(CONFIG_MPC8544)
  369. /*
  370. * On the 8544, the I2C clock is the same as the SEC clock. This can be
  371. * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See
  372. * 4.4.3.3 of the 8544 RM. Note that this might actually work for all
  373. * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the
  374. * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544.
  375. */
  376. if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG)
  377. gd->i2c1_clk = sys_info.freqSystemBus / 3;
  378. else
  379. gd->i2c1_clk = sys_info.freqSystemBus / 2;
  380. #else
  381. /* Most 85xx SOCs use CCB/2, so this is the default behavior. */
  382. gd->i2c1_clk = sys_info.freqSystemBus / 2;
  383. #endif
  384. gd->i2c2_clk = gd->i2c1_clk;
  385. #if defined(CONFIG_FSL_ESDHC)
  386. #if defined(CONFIG_MPC8569) || defined(CONFIG_P1010) ||\
  387. defined(CONFIG_P1014)
  388. gd->sdhc_clk = gd->bus_clk;
  389. #else
  390. gd->sdhc_clk = gd->bus_clk / 2;
  391. #endif
  392. #endif /* defined(CONFIG_FSL_ESDHC) */
  393. #if defined(CONFIG_CPM2)
  394. gd->vco_out = 2*sys_info.freqSystemBus;
  395. gd->cpm_clk = gd->vco_out / 2;
  396. gd->scc_clk = gd->vco_out / 4;
  397. gd->brg_clk = gd->vco_out / (1 << (2 * (dfbrg + 1)));
  398. #endif
  399. if(gd->cpu_clk != 0) return (0);
  400. else return (1);
  401. }
  402. /********************************************
  403. * get_bus_freq
  404. * return system bus freq in Hz
  405. *********************************************/
  406. ulong get_bus_freq (ulong dummy)
  407. {
  408. return gd->bus_clk;
  409. }
  410. /********************************************
  411. * get_ddr_freq
  412. * return ddr bus freq in Hz
  413. *********************************************/
  414. ulong get_ddr_freq (ulong dummy)
  415. {
  416. return gd->mem_clk;
  417. }