calimain.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363
  1. /*
  2. * Copyright (C) 2011 OMICRON electronics GmbH
  3. *
  4. * Based on da850evm.h. Original Copyrights follow:
  5. *
  6. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  7. * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * Board
  27. */
  28. #define CONFIG_DRIVER_TI_EMAC
  29. #define MACH_TYPE_CALIMAIN 3528
  30. #define CONFIG_MACH_TYPE MACH_TYPE_CALIMAIN
  31. /*
  32. * SoC Configuration
  33. */
  34. #define CONFIG_MACH_DAVINCI_CALIMAIN
  35. #define CONFIG_ARM926EJS /* arm926ejs CPU core */
  36. #define CONFIG_SOC_DA8XX /* TI DA8xx SoC */
  37. #define CONFIG_SOC_DA850 /* TI DA850 SoC */
  38. #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
  39. #define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
  40. #define CONFIG_SYS_OSCIN_FREQ calimain_get_osc_freq()
  41. #define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
  42. #define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
  43. #define CONFIG_SYS_HZ 1000
  44. #define CONFIG_SYS_TEXT_BASE 0x60000000
  45. #define CONFIG_DA850_LOWLEVEL
  46. #define CONFIG_SYS_DA850_PLL_INIT
  47. #define CONFIG_SYS_DA850_DDR_INIT
  48. #define CONFIG_ARCH_CPU_INIT
  49. #define CONFIG_DA8XX_GPIO
  50. #define CONFIG_HW_WATCHDOG
  51. #define CONFIG_SYS_WDTTIMERBASE DAVINCI_TIMER1_BASE
  52. #define CONFIG_SYS_WDT_PERIOD_LOW \
  53. (60 * CONFIG_SYS_OSCIN_FREQ) /* 60 s heartbeat */
  54. #define CONFIG_SYS_WDT_PERIOD_HIGH 0x0
  55. #define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11)
  56. /*
  57. * PLL configuration
  58. */
  59. #define CONFIG_SYS_DV_CLKMODE 0
  60. #define CONFIG_SYS_DA850_PLL0_POSTDIV 1
  61. #define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000
  62. #define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001
  63. #define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002
  64. #define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003
  65. #define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002
  66. #define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1
  67. #define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005
  68. #define CONFIG_SYS_DA850_PLL1_POSTDIV 1
  69. #define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000
  70. #define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001
  71. #define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8002
  72. #define CONFIG_SYS_DA850_PLL0_PLLM \
  73. ((calimain_get_osc_freq() == 25000000) ? 23 : 24)
  74. #define CONFIG_SYS_DA850_PLL1_PLLM \
  75. ((calimain_get_osc_freq() == 25000000) ? 20 : 21)
  76. /*
  77. * DDR2 memory configuration
  78. */
  79. #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
  80. DV_DDR_PHY_EXT_STRBEN | \
  81. (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
  82. #define CONFIG_SYS_DA850_DDR2_SDBCR ( \
  83. (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \
  84. (1 << DV_DDR_SDCR_DDRDRIVE0_SHIFT) | \
  85. (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
  86. (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
  87. (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
  88. (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
  89. (0x3 << DV_DDR_SDCR_IBANK_SHIFT) | \
  90. (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
  91. /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
  92. #define CONFIG_SYS_DA850_DDR2_SDBCR2 0
  93. #define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
  94. (16 << DV_DDR_SDTMR1_RFC_SHIFT) | \
  95. (1 << DV_DDR_SDTMR1_RP_SHIFT) | \
  96. (1 << DV_DDR_SDTMR1_RCD_SHIFT) | \
  97. (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
  98. (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
  99. (7 << DV_DDR_SDTMR1_RC_SHIFT) | \
  100. (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
  101. (1 << DV_DDR_SDTMR1_WTR_SHIFT))
  102. #define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
  103. (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
  104. (2 << DV_DDR_SDTMR2_XP_SHIFT) | \
  105. (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
  106. (18 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
  107. (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
  108. (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
  109. (2 << DV_DDR_SDTMR2_CKE_SHIFT))
  110. #define CONFIG_SYS_DA850_DDR2_SDRCR 0x000003FF
  111. #define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
  112. /*
  113. * Flash memory timing
  114. */
  115. #define CONFIG_SYS_DA850_CS2CFG ( \
  116. DAVINCI_ABCR_WSETUP(2) | \
  117. DAVINCI_ABCR_WSTROBE(5) | \
  118. DAVINCI_ABCR_WHOLD(3) | \
  119. DAVINCI_ABCR_RSETUP(1) | \
  120. DAVINCI_ABCR_RSTROBE(14) | \
  121. DAVINCI_ABCR_RHOLD(0) | \
  122. DAVINCI_ABCR_TA(3) | \
  123. DAVINCI_ABCR_ASIZE_16BIT)
  124. /* single 64 MB NOR flash device connected to CS2 and CS3 */
  125. #define CONFIG_SYS_DA850_CS3CFG CONFIG_SYS_DA850_CS2CFG
  126. /*
  127. * Memory Info
  128. */
  129. #define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
  130. #define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
  131. #define PHYS_SDRAM_1_SIZE (128 << 20) /* SDRAM size 128MB */
  132. #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
  133. #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
  134. DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
  135. DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
  136. DAVINCI_SYSCFG_SUSPSRC_UART2 | \
  137. DAVINCI_SYSCFG_SUSPSRC_EMAC | \
  138. DAVINCI_SYSCFG_SUSPSRC_I2C)
  139. /* memtest start addr */
  140. #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
  141. /* memtest will be run on 16MB */
  142. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (16 << 20))
  143. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  144. #define CONFIG_STACKSIZE (256*1024) /* regular stack */
  145. /*
  146. * Serial Driver info
  147. */
  148. #define CONFIG_SYS_NS16550
  149. #define CONFIG_SYS_NS16550_SERIAL
  150. #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
  151. #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
  152. #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
  153. #define CONFIG_CONS_INDEX 1 /* use UART0 for console */
  154. #define CONFIG_BAUDRATE 115200 /* Default baud rate */
  155. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  156. #define CONFIG_ENV_IS_IN_FLASH
  157. #define CONFIG_FLASH_CFI_DRIVER
  158. #define CONFIG_SYS_FLASH_CFI
  159. #define CONFIG_SYS_FLASH_PROTECTION
  160. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  161. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
  162. #define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
  163. #define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
  164. #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
  165. #define CONFIG_ENV_ADDR \
  166. (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SECT_SZ * 2)
  167. #define CONFIG_ENV_SIZE (128 << 10)
  168. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  169. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  170. #define PHYS_FLASH_SIZE (64 << 20) /* Flash size 64MB */
  171. #define CONFIG_SYS_MAX_FLASH_SECT \
  172. ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ) + 3)
  173. /*
  174. * Network & Ethernet Configuration
  175. */
  176. #ifdef CONFIG_DRIVER_TI_EMAC
  177. #define CONFIG_EMAC_MDIO_PHY_NUM 1
  178. #define CONFIG_MII
  179. #define CONFIG_BOOTP_DEFAULT
  180. #define CONFIG_BOOTP_DNS
  181. #define CONFIG_BOOTP_DNS2
  182. #define CONFIG_BOOTP_SEND_HOSTNAME
  183. #define CONFIG_NET_RETRY_COUNT 10
  184. #endif
  185. /*
  186. * U-Boot general configuration
  187. */
  188. #define CONFIG_BOOTFILE "uImage" /* Boot file name */
  189. #define CONFIG_SYS_PROMPT "Calimain > " /* Command Prompt */
  190. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  191. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  192. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  193. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
  194. #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
  195. #define CONFIG_LOADADDR 0xc0700000
  196. #define CONFIG_VERSION_VARIABLE
  197. #define CONFIG_AUTO_COMPLETE
  198. #define CONFIG_SYS_HUSH_PARSER
  199. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  200. #define CONFIG_CMDLINE_EDITING
  201. #define CONFIG_SYS_LONGHELP
  202. #define CONFIG_CRC32_VERIFY
  203. #define CONFIG_MX_CYCLIC
  204. /*
  205. * Linux Information
  206. */
  207. #define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
  208. #define CONFIG_CMDLINE_TAG
  209. #define CONFIG_REVISION_TAG
  210. #define CONFIG_SETUP_MEMORY_TAGS
  211. #define CONFIG_BOOTARGS ""
  212. #define CONFIG_BOOTCOMMAND "run checkupdate; run checkbutton;"
  213. #define CONFIG_BOOTDELAY 0
  214. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  215. #define CONFIG_BOOT_RETRY_TIME 60 /* continue boot after 60 s inactivity */
  216. #define CONFIG_AUTOBOOT_KEYED
  217. #define CONFIG_AUTOBOOT_DELAY_STR "\x0d" /* press ENTER to interrupt BOOT */
  218. #define CONFIG_RESET_TO_RETRY
  219. /*
  220. * Default environment settings
  221. * gpio0 = button, gpio1 = led green, gpio2 = led red
  222. * verify = n ... disable kernel checksum verification for faster booting
  223. */
  224. #define CONFIG_EXTRA_ENV_SETTINGS \
  225. "tftpdir=calimero\0" \
  226. "flashkernel=tftpboot $loadaddr $tftpdir/uImage; " \
  227. "erase 0x60800000 +0x400000; " \
  228. "cp.b $loadaddr 0x60800000 $filesize\0" \
  229. "flashrootfs=" \
  230. "tftpboot $loadaddr $tftpdir/rootfs.jffs2; " \
  231. "erase 0x60c00000 +0x2e00000; " \
  232. "cp.b $loadaddr 0x60c00000 $filesize\0" \
  233. "flashuboot=tftpboot $loadaddr $tftpdir/u-boot.bin; " \
  234. "protect off all; " \
  235. "erase 0x60000000 +0x80000; " \
  236. "cp.b $loadaddr 0x60000000 $filesize\0" \
  237. "flashrlk=tftpboot $loadaddr $tftpdir/uImage-rlk; " \
  238. "erase 0x60080000 +0x780000; " \
  239. "cp.b $loadaddr 0x60080000 $filesize\0" \
  240. "erase_persistent=erase 0x63a00000 +0x600000;\0" \
  241. "bootnor=setenv bootargs console=ttyS2,115200n8 " \
  242. "root=/dev/mtdblock3 rw rootfstype=jffs2 " \
  243. "rootwait ethaddr=$ethaddr; " \
  244. "gpio c 1; gpio s 2; bootm 0x60800000\0" \
  245. "bootrlk=gpio s 1; gpio s 2;" \
  246. "setenv bootargs console=ttyS2,115200n8 " \
  247. "ethaddr=$ethaddr; bootm 0x60080000\0" \
  248. "boottftp=setenv bootargs console=ttyS2,115200n8 " \
  249. "root=/dev/mtdblock3 rw rootfstype=jffs2 " \
  250. "rootwait ethaddr=$ethaddr; " \
  251. "tftpboot $loadaddr $tftpdir/uImage;" \
  252. "gpio c 1; gpio s 2; bootm $loadaddr\0" \
  253. "checkupdate=if test -n $update_flag; then " \
  254. "echo Previous update failed - starting RLK; " \
  255. "run bootrlk; fi; " \
  256. "if test -n $initial_setup; then " \
  257. "echo Running initial setup procedure; " \
  258. "sleep 1; run flashall; fi\0" \
  259. "product=accessory\0" \
  260. "serial=XX12345\0" \
  261. "checknor=" \
  262. "if gpio i 0; then run bootnor; fi;\0" \
  263. "checkrlk=" \
  264. "if gpio i 0; then run bootrlk; fi;\0" \
  265. "checkbutton=" \
  266. "run checknor; sleep 1;" \
  267. "run checknor; sleep 1;" \
  268. "run checknor; sleep 1;" \
  269. "run checknor; sleep 1;" \
  270. "run checknor;" \
  271. "gpio s 1; gpio s 2;" \
  272. "echo ---- Release button to boot RLK ----;" \
  273. "run checkrlk; sleep 1;" \
  274. "run checkrlk; sleep 1;" \
  275. "run checkrlk; sleep 1;" \
  276. "run checkrlk; sleep 1;" \
  277. "run checkrlk; sleep 1;" \
  278. "run checkrlk;" \
  279. "echo ---- Factory reset requested ----;" \
  280. "gpio c 1;" \
  281. "setenv factory_reset true;" \
  282. "saveenv;" \
  283. "run bootnor;\0" \
  284. "flashall=run flashrlk;" \
  285. "run flashkernel;" \
  286. "run flashrootfs;" \
  287. "setenv erase_datafs true;" \
  288. "setenv initial_setup;" \
  289. "saveenv;" \
  290. "run bootnor;\0" \
  291. "verify=n\0" \
  292. "clearenv=protect off all;" \
  293. "erase 0x60040000 +0x40000;\0" \
  294. "bootlimit=3\0" \
  295. "altbootcmd=run bootrlk\0"
  296. #define CONFIG_PREBOOT \
  297. "echo Version: $ver; " \
  298. "echo Serial: $serial; " \
  299. "echo MAC: $ethaddr; " \
  300. "echo Product: $product; " \
  301. "gpio c 1; gpio c 2;"
  302. /*
  303. * U-Boot commands
  304. */
  305. #include <config_cmd_default.h>
  306. #define CONFIG_CMD_ENV
  307. #define CONFIG_CMD_ASKENV
  308. #define CONFIG_CMD_DHCP
  309. #define CONFIG_CMD_DIAG
  310. #define CONFIG_CMD_MII
  311. #define CONFIG_CMD_PING
  312. #define CONFIG_CMD_SAVES
  313. #define CONFIG_CMD_MEMORY
  314. #define CONFIG_CMD_GPIO
  315. #ifndef CONFIG_DRIVER_TI_EMAC
  316. #undef CONFIG_CMD_NET
  317. #undef CONFIG_CMD_DHCP
  318. #undef CONFIG_CMD_MII
  319. #undef CONFIG_CMD_PING
  320. #endif
  321. /* additions for new relocation code, must added to all boards */
  322. #define CONFIG_SYS_SDRAM_BASE 0xc0000000
  323. /* initial stack pointer in internal SRAM */
  324. #define CONFIG_SYS_INIT_SP_ADDR (0x8001ff00)
  325. #define CONFIG_BOOTCOUNT_LIMIT
  326. #define CONFIG_SYS_BOOTCOUNT_ADDR DAVINCI_RTC_BASE
  327. #ifndef __ASSEMBLY__
  328. int calimain_get_osc_freq(void);
  329. #endif
  330. #endif /* __CONFIG_H */