smdk5250.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <fdtdec.h>
  24. #include <asm/io.h>
  25. #include <i2c.h>
  26. #include <lcd.h>
  27. #include <netdev.h>
  28. #include <spi.h>
  29. #include <asm/arch/cpu.h>
  30. #include <asm/arch/gpio.h>
  31. #include <asm/arch/mmc.h>
  32. #include <asm/arch/pinmux.h>
  33. #include <asm/arch/power.h>
  34. #include <asm/arch/sromc.h>
  35. #include <asm/arch/dp_info.h>
  36. #include <power/pmic.h>
  37. DECLARE_GLOBAL_DATA_PTR;
  38. #ifdef CONFIG_USB_EHCI_EXYNOS
  39. int board_usb_vbus_init(void)
  40. {
  41. struct exynos5_gpio_part1 *gpio1 = (struct exynos5_gpio_part1 *)
  42. samsung_get_base_gpio_part1();
  43. /* Enable VBUS power switch */
  44. s5p_gpio_direction_output(&gpio1->x2, 6, 1);
  45. /* VBUS turn ON time */
  46. mdelay(3);
  47. return 0;
  48. }
  49. #endif
  50. int board_init(void)
  51. {
  52. gd->bd->bi_boot_params = (PHYS_SDRAM_1 + 0x100UL);
  53. #ifdef CONFIG_EXYNOS_SPI
  54. spi_init();
  55. #endif
  56. #ifdef CONFIG_USB_EHCI_EXYNOS
  57. board_usb_vbus_init();
  58. #endif
  59. return 0;
  60. }
  61. int dram_init(void)
  62. {
  63. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE)
  64. + get_ram_size((long *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE)
  65. + get_ram_size((long *)PHYS_SDRAM_3, PHYS_SDRAM_3_SIZE)
  66. + get_ram_size((long *)PHYS_SDRAM_4, PHYS_SDRAM_4_SIZE)
  67. + get_ram_size((long *)PHYS_SDRAM_5, PHYS_SDRAM_7_SIZE)
  68. + get_ram_size((long *)PHYS_SDRAM_6, PHYS_SDRAM_7_SIZE)
  69. + get_ram_size((long *)PHYS_SDRAM_7, PHYS_SDRAM_7_SIZE)
  70. + get_ram_size((long *)PHYS_SDRAM_8, PHYS_SDRAM_8_SIZE);
  71. return 0;
  72. }
  73. #if defined(CONFIG_POWER)
  74. int power_init_board(void)
  75. {
  76. if (pmic_init(I2C_PMIC))
  77. return -1;
  78. else
  79. return 0;
  80. }
  81. #endif
  82. void dram_init_banksize(void)
  83. {
  84. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  85. gd->bd->bi_dram[0].size = get_ram_size((long *)PHYS_SDRAM_1,
  86. PHYS_SDRAM_1_SIZE);
  87. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  88. gd->bd->bi_dram[1].size = get_ram_size((long *)PHYS_SDRAM_2,
  89. PHYS_SDRAM_2_SIZE);
  90. gd->bd->bi_dram[2].start = PHYS_SDRAM_3;
  91. gd->bd->bi_dram[2].size = get_ram_size((long *)PHYS_SDRAM_3,
  92. PHYS_SDRAM_3_SIZE);
  93. gd->bd->bi_dram[3].start = PHYS_SDRAM_4;
  94. gd->bd->bi_dram[3].size = get_ram_size((long *)PHYS_SDRAM_4,
  95. PHYS_SDRAM_4_SIZE);
  96. gd->bd->bi_dram[4].start = PHYS_SDRAM_5;
  97. gd->bd->bi_dram[4].size = get_ram_size((long *)PHYS_SDRAM_5,
  98. PHYS_SDRAM_5_SIZE);
  99. gd->bd->bi_dram[5].start = PHYS_SDRAM_6;
  100. gd->bd->bi_dram[5].size = get_ram_size((long *)PHYS_SDRAM_6,
  101. PHYS_SDRAM_6_SIZE);
  102. gd->bd->bi_dram[6].start = PHYS_SDRAM_7;
  103. gd->bd->bi_dram[6].size = get_ram_size((long *)PHYS_SDRAM_7,
  104. PHYS_SDRAM_7_SIZE);
  105. gd->bd->bi_dram[7].start = PHYS_SDRAM_8;
  106. gd->bd->bi_dram[7].size = get_ram_size((long *)PHYS_SDRAM_8,
  107. PHYS_SDRAM_8_SIZE);
  108. }
  109. #ifdef CONFIG_OF_CONTROL
  110. static int decode_sromc(const void *blob, struct fdt_sromc *config)
  111. {
  112. int err;
  113. int node;
  114. node = fdtdec_next_compatible(blob, 0, COMPAT_SAMSUNG_EXYNOS5_SROMC);
  115. if (node < 0) {
  116. debug("Could not find SROMC node\n");
  117. return node;
  118. }
  119. config->bank = fdtdec_get_int(blob, node, "bank", 0);
  120. config->width = fdtdec_get_int(blob, node, "width", 2);
  121. err = fdtdec_get_int_array(blob, node, "srom-timing", config->timing,
  122. FDT_SROM_TIMING_COUNT);
  123. if (err < 0) {
  124. debug("Could not decode SROMC configuration\n");
  125. return -FDT_ERR_NOTFOUND;
  126. }
  127. return 0;
  128. }
  129. #endif
  130. int board_eth_init(bd_t *bis)
  131. {
  132. #ifdef CONFIG_SMC911X
  133. u32 smc_bw_conf, smc_bc_conf;
  134. struct fdt_sromc config;
  135. fdt_addr_t base_addr;
  136. int node;
  137. #ifdef CONFIG_OF_CONTROL
  138. node = decode_sromc(gd->fdt_blob, &config);
  139. if (node < 0) {
  140. debug("%s: Could not find sromc configuration\n", __func__);
  141. return 0;
  142. }
  143. node = fdtdec_next_compatible(gd->fdt_blob, node, COMPAT_SMSC_LAN9215);
  144. if (node < 0) {
  145. debug("%s: Could not find lan9215 configuration\n", __func__);
  146. return 0;
  147. }
  148. /* We now have a node, so any problems from now on are errors */
  149. base_addr = fdtdec_get_addr(gd->fdt_blob, node, "reg");
  150. if (base_addr == FDT_ADDR_T_NONE) {
  151. debug("%s: Could not find lan9215 address\n", __func__);
  152. return -1;
  153. }
  154. #else
  155. /* Non-FDT configuration - bank number and timing parameters*/
  156. config.bank = CONFIG_ENV_SROM_BANK;
  157. config.width = 2;
  158. config.timing[FDT_SROM_TACS] = 0x01;
  159. config.timing[FDT_SROM_TCOS] = 0x01;
  160. config.timing[FDT_SROM_TACC] = 0x06;
  161. config.timing[FDT_SROM_TCOH] = 0x01;
  162. config.timing[FDT_SROM_TAH] = 0x0C;
  163. config.timing[FDT_SROM_TACP] = 0x09;
  164. config.timing[FDT_SROM_PMC] = 0x01;
  165. base_addr = CONFIG_SMC911X_BASE;
  166. #endif
  167. /* Ethernet needs data bus width of 16 bits */
  168. if (config.width != 2) {
  169. debug("%s: Unsupported bus width %d\n", __func__,
  170. config.width);
  171. return -1;
  172. }
  173. smc_bw_conf = SROMC_DATA16_WIDTH(config.bank)
  174. | SROMC_BYTE_ENABLE(config.bank);
  175. smc_bc_conf = SROMC_BC_TACS(config.timing[FDT_SROM_TACS]) |\
  176. SROMC_BC_TCOS(config.timing[FDT_SROM_TCOS]) |\
  177. SROMC_BC_TACC(config.timing[FDT_SROM_TACC]) |\
  178. SROMC_BC_TCOH(config.timing[FDT_SROM_TCOH]) |\
  179. SROMC_BC_TAH(config.timing[FDT_SROM_TAH]) |\
  180. SROMC_BC_TACP(config.timing[FDT_SROM_TACP]) |\
  181. SROMC_BC_PMC(config.timing[FDT_SROM_PMC]);
  182. /* Select and configure the SROMC bank */
  183. exynos_pinmux_config(PERIPH_ID_SROMC, config.bank);
  184. s5p_config_sromc(config.bank, smc_bw_conf, smc_bc_conf);
  185. return smc911x_initialize(0, base_addr);
  186. #endif
  187. return 0;
  188. }
  189. #ifdef CONFIG_DISPLAY_BOARDINFO
  190. int checkboard(void)
  191. {
  192. printf("\nBoard: SMDK5250\n");
  193. return 0;
  194. }
  195. #endif
  196. #ifdef CONFIG_GENERIC_MMC
  197. int board_mmc_init(bd_t *bis)
  198. {
  199. int err;
  200. err = exynos_pinmux_config(PERIPH_ID_SDMMC0, PINMUX_FLAG_8BIT_MODE);
  201. if (err) {
  202. debug("SDMMC0 not configured\n");
  203. return err;
  204. }
  205. err = s5p_mmc_init(0, 8);
  206. return err;
  207. }
  208. #endif
  209. static int board_uart_init(void)
  210. {
  211. int err;
  212. err = exynos_pinmux_config(PERIPH_ID_UART0, PINMUX_FLAG_NONE);
  213. if (err) {
  214. debug("UART0 not configured\n");
  215. return err;
  216. }
  217. err = exynos_pinmux_config(PERIPH_ID_UART1, PINMUX_FLAG_NONE);
  218. if (err) {
  219. debug("UART1 not configured\n");
  220. return err;
  221. }
  222. err = exynos_pinmux_config(PERIPH_ID_UART2, PINMUX_FLAG_NONE);
  223. if (err) {
  224. debug("UART2 not configured\n");
  225. return err;
  226. }
  227. err = exynos_pinmux_config(PERIPH_ID_UART3, PINMUX_FLAG_NONE);
  228. if (err) {
  229. debug("UART3 not configured\n");
  230. return err;
  231. }
  232. return 0;
  233. }
  234. #ifdef CONFIG_BOARD_EARLY_INIT_F
  235. int board_early_init_f(void)
  236. {
  237. int err;
  238. err = board_uart_init();
  239. if (err) {
  240. debug("UART init failed\n");
  241. return err;
  242. }
  243. #ifdef CONFIG_SYS_I2C_INIT_BOARD
  244. board_i2c_init(gd->fdt_blob);
  245. #endif
  246. return err;
  247. }
  248. #endif
  249. #ifdef CONFIG_LCD
  250. void cfg_lcd_gpio(void)
  251. {
  252. struct exynos5_gpio_part1 *gpio1 =
  253. (struct exynos5_gpio_part1 *) samsung_get_base_gpio_part1();
  254. /* For Backlight */
  255. s5p_gpio_cfg_pin(&gpio1->b2, 0, GPIO_OUTPUT);
  256. s5p_gpio_set_value(&gpio1->b2, 0, 1);
  257. /* LCD power on */
  258. s5p_gpio_cfg_pin(&gpio1->x1, 5, GPIO_OUTPUT);
  259. s5p_gpio_set_value(&gpio1->x1, 5, 1);
  260. /* Set Hotplug detect for DP */
  261. s5p_gpio_cfg_pin(&gpio1->x0, 7, GPIO_FUNC(0x3));
  262. }
  263. vidinfo_t panel_info = {
  264. .vl_freq = 60,
  265. .vl_col = 2560,
  266. .vl_row = 1600,
  267. .vl_width = 2560,
  268. .vl_height = 1600,
  269. .vl_clkp = CONFIG_SYS_LOW,
  270. .vl_hsp = CONFIG_SYS_LOW,
  271. .vl_vsp = CONFIG_SYS_LOW,
  272. .vl_dp = CONFIG_SYS_LOW,
  273. .vl_bpix = 4, /* LCD_BPP = 2^4, for output conosle on LCD */
  274. /* wDP panel timing infomation */
  275. .vl_hspw = 32,
  276. .vl_hbpd = 80,
  277. .vl_hfpd = 48,
  278. .vl_vspw = 6,
  279. .vl_vbpd = 37,
  280. .vl_vfpd = 3,
  281. .vl_cmd_allow_len = 0xf,
  282. .win_id = 3,
  283. .cfg_gpio = cfg_lcd_gpio,
  284. .backlight_on = NULL,
  285. .lcd_power_on = NULL,
  286. .reset_lcd = NULL,
  287. .dual_lcd_enabled = 0,
  288. .init_delay = 0,
  289. .power_on_delay = 0,
  290. .reset_delay = 0,
  291. .interface_mode = FIMD_RGB_INTERFACE,
  292. .dp_enabled = 1,
  293. };
  294. static struct edp_device_info edp_info = {
  295. .disp_info = {
  296. .h_res = 2560,
  297. .h_sync_width = 32,
  298. .h_back_porch = 80,
  299. .h_front_porch = 48,
  300. .v_res = 1600,
  301. .v_sync_width = 6,
  302. .v_back_porch = 37,
  303. .v_front_porch = 3,
  304. .v_sync_rate = 60,
  305. },
  306. .lt_info = {
  307. .lt_status = DP_LT_NONE,
  308. },
  309. .video_info = {
  310. .master_mode = 0,
  311. .bist_mode = DP_DISABLE,
  312. .bist_pattern = NO_PATTERN,
  313. .h_sync_polarity = 0,
  314. .v_sync_polarity = 0,
  315. .interlaced = 0,
  316. .color_space = COLOR_RGB,
  317. .dynamic_range = VESA,
  318. .ycbcr_coeff = COLOR_YCBCR601,
  319. .color_depth = COLOR_8,
  320. },
  321. };
  322. static struct exynos_dp_platform_data dp_platform_data = {
  323. .phy_enable = set_dp_phy_ctrl,
  324. .edp_dev_info = &edp_info,
  325. };
  326. void init_panel_info(vidinfo_t *vid)
  327. {
  328. vid->rgb_mode = MODE_RGB_P,
  329. exynos_set_dp_platform_data(&dp_platform_data);
  330. }
  331. #endif