cpci5200.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. /*
  2. * (C) Copyright 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004
  6. * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * cpci5200.c - main board support/init for the esd cpci5200.
  28. */
  29. #include <common.h>
  30. #include <mpc5xxx.h>
  31. #include <pci.h>
  32. #include <command.h>
  33. #include "mt46v16m16-75.h"
  34. void init_ata_reset(void);
  35. static void sdram_start(int hi_addr)
  36. {
  37. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  38. /* unlock mode register */
  39. *(vu_long *) MPC5XXX_SDRAM_CTRL =
  40. SDRAM_CONTROL | 0x80000000 | hi_addr_bit;
  41. __asm__ volatile ("sync");
  42. /* precharge all banks */
  43. *(vu_long *) MPC5XXX_SDRAM_CTRL =
  44. SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  45. __asm__ volatile ("sync");
  46. /* set mode register: extended mode */
  47. *(vu_long *) MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
  48. __asm__ volatile ("sync");
  49. /* set mode register: reset DLL */
  50. *(vu_long *) MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
  51. __asm__ volatile ("sync");
  52. /* precharge all banks */
  53. *(vu_long *) MPC5XXX_SDRAM_CTRL =
  54. SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  55. __asm__ volatile ("sync");
  56. /* auto refresh */
  57. *(vu_long *) MPC5XXX_SDRAM_CTRL =
  58. SDRAM_CONTROL | 0x80000004 | hi_addr_bit;
  59. __asm__ volatile ("sync");
  60. /* set mode register */
  61. *(vu_long *) MPC5XXX_SDRAM_MODE = SDRAM_MODE;
  62. __asm__ volatile ("sync");
  63. /* normal operation */
  64. *(vu_long *) MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
  65. __asm__ volatile ("sync");
  66. }
  67. /*
  68. * ATTENTION: Although partially referenced initdram does NOT make real use
  69. * use of CFG_SDRAM_BASE. The code does not work if CFG_SDRAM_BASE
  70. * is something else than 0x00000000.
  71. */
  72. phys_size_t initdram(int board_type)
  73. {
  74. ulong dramsize = 0;
  75. ulong test1, test2;
  76. /* setup SDRAM chip selects */
  77. *(vu_long *) MPC5XXX_SDRAM_CS0CFG = 0x0000001e; /* 2G at 0x0 */
  78. *(vu_long *) MPC5XXX_SDRAM_CS1CFG = 0x80000000; /* disabled */
  79. __asm__ volatile ("sync");
  80. /* setup config registers */
  81. *(vu_long *) MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  82. *(vu_long *) MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  83. __asm__ volatile ("sync");
  84. /* set tap delay */
  85. *(vu_long *) MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
  86. __asm__ volatile ("sync");
  87. /* find RAM size using SDRAM CS0 only */
  88. sdram_start(0);
  89. test1 = get_ram_size((long *) CFG_SDRAM_BASE, 0x80000000);
  90. sdram_start(1);
  91. test2 = get_ram_size((long *) CFG_SDRAM_BASE, 0x80000000);
  92. if (test1 > test2) {
  93. sdram_start(0);
  94. dramsize = test1;
  95. } else {
  96. dramsize = test2;
  97. }
  98. /* memory smaller than 1MB is impossible */
  99. if (dramsize < (1 << 20)) {
  100. dramsize = 0;
  101. }
  102. /* set SDRAM CS0 size according to the amount of RAM found */
  103. if (dramsize > 0) {
  104. *(vu_long *) MPC5XXX_SDRAM_CS0CFG =
  105. 0x13 + __builtin_ffs(dramsize >> 20) - 1;
  106. /* let SDRAM CS1 start right after CS0 */
  107. *(vu_long *) MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e; /* 2G */
  108. } else {
  109. #if 0
  110. *(vu_long *) MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
  111. /* let SDRAM CS1 start right after CS0 */
  112. *(vu_long *) MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e; /* 2G */
  113. #else
  114. *(vu_long *) MPC5XXX_SDRAM_CS0CFG =
  115. 0x13 + __builtin_ffs(0x08000000 >> 20) - 1;
  116. /* let SDRAM CS1 start right after CS0 */
  117. *(vu_long *) MPC5XXX_SDRAM_CS1CFG = 0x08000000 + 0x0000001e; /* 2G */
  118. #endif
  119. }
  120. #if 0
  121. /* find RAM size using SDRAM CS1 only */
  122. sdram_start(0);
  123. get_ram_size((ulong *) (CFG_SDRAM_BASE + dramsize), 0x80000000);
  124. sdram_start(1);
  125. get_ram_size((ulong *) (CFG_SDRAM_BASE + dramsize), 0x80000000);
  126. sdram_start(0);
  127. #endif
  128. /* set SDRAM CS1 size according to the amount of RAM found */
  129. *(vu_long *) MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
  130. init_ata_reset();
  131. return (dramsize);
  132. }
  133. int checkboard(void)
  134. {
  135. puts("Board: esd CPCI5200 (cpci5200)\n");
  136. return 0;
  137. }
  138. void flash_preinit(void)
  139. {
  140. /*
  141. * Now, when we are in RAM, enable flash write
  142. * access for detection process.
  143. * Note that CS_BOOT cannot be cleared when
  144. * executing in flash.
  145. */
  146. *(vu_long *) MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
  147. }
  148. void flash_afterinit(ulong size)
  149. {
  150. if (size == 0x02000000) {
  151. /* adjust mapping */
  152. *(vu_long *) MPC5XXX_BOOTCS_START =
  153. *(vu_long *) MPC5XXX_CS0_START =
  154. START_REG(CFG_BOOTCS_START | size);
  155. *(vu_long *) MPC5XXX_BOOTCS_STOP =
  156. *(vu_long *) MPC5XXX_CS0_STOP =
  157. STOP_REG(CFG_BOOTCS_START | size, size);
  158. }
  159. }
  160. #ifdef CONFIG_PCI
  161. static struct pci_controller hose;
  162. extern void pci_mpc5xxx_init(struct pci_controller *);
  163. void pci_init_board(void) {
  164. pci_mpc5xxx_init(&hose);
  165. }
  166. #endif
  167. #if defined(CONFIG_CMD_IDE) && defined (CONFIG_IDE_RESET)
  168. void init_ide_reset(void)
  169. {
  170. debug("init_ide_reset\n");
  171. /* Configure PSC1_4 as GPIO output for ATA reset */
  172. *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_PSC1_4;
  173. *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_PSC1_4;
  174. }
  175. void ide_set_reset(int idereset)
  176. {
  177. debug("ide_reset(%d)\n", idereset);
  178. if (idereset) {
  179. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O &= ~GPIO_PSC1_4;
  180. } else {
  181. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
  182. }
  183. }
  184. #endif
  185. #define MPC5XXX_SIMPLEIO_GPIO_ENABLE (MPC5XXX_GPIO + 0x0004)
  186. #define MPC5XXX_SIMPLEIO_GPIO_DIR (MPC5XXX_GPIO + 0x000C)
  187. #define MPC5XXX_SIMPLEIO_GPIO_DATA_OUTPUT (MPC5XXX_GPIO + 0x0010)
  188. #define MPC5XXX_SIMPLEIO_GPIO_DATA_INPUT (MPC5XXX_GPIO + 0x0014)
  189. #define MPC5XXX_INTERRUPT_GPIO_ENABLE (MPC5XXX_GPIO + 0x0020)
  190. #define MPC5XXX_INTERRUPT_GPIO_DIR (MPC5XXX_GPIO + 0x0028)
  191. #define MPC5XXX_INTERRUPT_GPIO_DATA_OUTPUT (MPC5XXX_GPIO + 0x002C)
  192. #define MPC5XXX_INTERRUPT_GPIO_STATUS (MPC5XXX_GPIO + 0x003C)
  193. #define GPIO_WU6 0x40000000UL
  194. #define GPIO_USB0 0x00010000UL
  195. #define GPIO_USB9 0x08000000UL
  196. #define GPIO_USB9S 0x00080000UL
  197. void init_ata_reset(void)
  198. {
  199. debug("init_ata_reset\n");
  200. /* Configure GPIO_WU6 as GPIO output for ATA reset */
  201. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_WU6;
  202. *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_WU6;
  203. *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_WU6;
  204. __asm__ volatile ("sync");
  205. *(vu_long *) MPC5XXX_SIMPLEIO_GPIO_DATA_OUTPUT &= ~GPIO_USB0;
  206. *(vu_long *) MPC5XXX_SIMPLEIO_GPIO_ENABLE |= GPIO_USB0;
  207. *(vu_long *) MPC5XXX_SIMPLEIO_GPIO_DIR |= GPIO_USB0;
  208. __asm__ volatile ("sync");
  209. *(vu_long *) MPC5XXX_INTERRUPT_GPIO_DATA_OUTPUT &= ~GPIO_USB9;
  210. *(vu_long *) MPC5XXX_INTERRUPT_GPIO_ENABLE &= ~GPIO_USB9;
  211. __asm__ volatile ("sync");
  212. if ((*(vu_long *) MPC5XXX_INTERRUPT_GPIO_STATUS & GPIO_USB9S) == 0) {
  213. *(vu_long *) MPC5XXX_SIMPLEIO_GPIO_DATA_OUTPUT |= GPIO_USB0;
  214. __asm__ volatile ("sync");
  215. }
  216. }
  217. int do_writepci(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
  218. {
  219. unsigned int addr;
  220. unsigned int size;
  221. int i;
  222. volatile unsigned long *ptr;
  223. addr = simple_strtol(argv[1], NULL, 16);
  224. size = simple_strtol(argv[2], NULL, 16);
  225. printf("\nWriting at addr %08x, size %08x.\n", addr, size);
  226. while (1) {
  227. ptr = (volatile unsigned long *)addr;
  228. for (i = 0; i < (size >> 2); i++) {
  229. *ptr++ = i;
  230. }
  231. /* Abort if ctrl-c was pressed */
  232. if (ctrlc()) {
  233. puts("\nAbort\n");
  234. return 0;
  235. }
  236. putc('.');
  237. }
  238. return 0;
  239. }
  240. U_BOOT_CMD(writepci, 3, 1, do_writepci,
  241. "writepci- Write some data to pcibus\n",
  242. "<addr> <size>\n" " - Write some data to pcibus.\n");