mcx.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. /*
  2. * Copyright (C) 2011 Ilya Yanok, Emcraft Systems
  3. *
  4. * Based on omap3_evm_config.h
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc.
  19. */
  20. #ifndef __CONFIG_H
  21. #define __CONFIG_H
  22. /*
  23. * High Level Configuration Options
  24. */
  25. #define CONFIG_OMAP /* in a TI OMAP core */
  26. #define CONFIG_OMAP34XX /* which is a 34XX */
  27. #define CONFIG_OMAP3_MCX /* working with mcx */
  28. #define MACH_TYPE_MCX 3656
  29. #define CONFIG_MACH_TYPE MACH_TYPE_MCX
  30. #define CONFIG_SYS_CACHELINE_SIZE 64
  31. #define CONFIG_EMIF4 /* The chip has EMIF4 controller */
  32. #include <asm/arch/cpu.h> /* get chip and board defs */
  33. #include <asm/arch/omap3.h>
  34. #define CONFIG_OF_LIBFDT
  35. #define CONFIG_FIT
  36. /*
  37. * Leave it at 0x80008000 to allow booting new u-boot.bin with X-loader
  38. * and older u-boot.bin with the new U-Boot SPL.
  39. */
  40. #define CONFIG_SYS_TEXT_BASE 0x80008000
  41. /*
  42. * Display CPU and Board information
  43. */
  44. #define CONFIG_DISPLAY_CPUINFO
  45. #define CONFIG_DISPLAY_BOARDINFO
  46. /* Clock Defines */
  47. #define V_OSCK 26000000 /* Clock output from T2 */
  48. #define V_SCLK (V_OSCK >> 1)
  49. #define CONFIG_MISC_INIT_R
  50. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  51. #define CONFIG_SETUP_MEMORY_TAGS
  52. #define CONFIG_INITRD_TAG
  53. #define CONFIG_REVISION_TAG
  54. /*
  55. * Size of malloc() pool
  56. */
  57. #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
  58. #define CONFIG_SYS_MALLOC_LEN (1024 << 10)
  59. /*
  60. * DDR related
  61. */
  62. #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
  63. /*
  64. * Hardware drivers
  65. */
  66. /*
  67. * NS16550 Configuration
  68. */
  69. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  70. #define CONFIG_SYS_NS16550
  71. #define CONFIG_SYS_NS16550_SERIAL
  72. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  73. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  74. /*
  75. * select serial console configuration
  76. */
  77. #define CONFIG_CONS_INDEX 3
  78. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  79. #define CONFIG_SERIAL3 3 /* UART3 */
  80. /* allow to overwrite serial and ethaddr */
  81. #define CONFIG_ENV_OVERWRITE
  82. #define CONFIG_BAUDRATE 115200
  83. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  84. 115200}
  85. #define CONFIG_MMC
  86. #define CONFIG_OMAP_HSMMC
  87. #define CONFIG_GENERIC_MMC
  88. #define CONFIG_DOS_PARTITION
  89. /* EHCI */
  90. #define CONFIG_USB_STORAGE
  91. #define CONFIG_OMAP3_GPIO_5
  92. #define CONFIG_USB_EHCI
  93. #define CONFIG_USB_EHCI_OMAP
  94. #define CONFIG_USB_ULPI
  95. #define CONFIG_USB_ULPI_VIEWPORT_OMAP
  96. /*#define CONFIG_EHCI_DCACHE*/ /* leave it disabled for now */
  97. #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 154
  98. #define CONFIG_OMAP_EHCI_PHY2_RESET_GPIO 152
  99. #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
  100. /* commands to include */
  101. #include <config_cmd_default.h>
  102. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  103. #define CONFIG_CMD_FAT /* FAT support */
  104. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  105. #define CONFIG_CMD_DATE
  106. #define CONFIG_CMD_I2C /* I2C serial bus support */
  107. #define CONFIG_CMD_MMC /* MMC support */
  108. #define CONFIG_CMD_FAT /* FAT support */
  109. #define CONFIG_CMD_USB
  110. #define CONFIG_CMD_NAND /* NAND support */
  111. #define CONFIG_CMD_DHCP
  112. #define CONFIG_CMD_PING
  113. #define CONFIG_CMD_CACHE
  114. #define CONFIG_CMD_UBI
  115. #define CONFIG_CMD_UBIFS
  116. #define CONFIG_RBTREE
  117. #define CONFIG_LZO
  118. #define CONFIG_MTD_PARTITIONS
  119. #define CONFIG_MTD_DEVICE
  120. #define CONFIG_CMD_MTDPARTS
  121. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  122. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  123. #undef CONFIG_CMD_IMI /* iminfo */
  124. #undef CONFIG_CMD_IMLS /* List all found images */
  125. #define CONFIG_SYS_NO_FLASH
  126. #define CONFIG_HARD_I2C
  127. #define CONFIG_SYS_I2C_SPEED 100000
  128. #define CONFIG_SYS_I2C_SLAVE 1
  129. #define CONFIG_SYS_I2C_BUS 0
  130. #define CONFIG_DRIVER_OMAP34XX_I2C
  131. /* RTC */
  132. #define CONFIG_RTC_DS1337
  133. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  134. #define CONFIG_CMD_NET
  135. #define CONFIG_CMD_MII
  136. #define CONFIG_CMD_NFS
  137. /*
  138. * Board NAND Info.
  139. */
  140. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  141. /* to access nand */
  142. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  143. /* to access */
  144. /* nand at CS0 */
  145. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
  146. /* NAND devices */
  147. #define CONFIG_JFFS2_NAND
  148. /* nand device jffs2 lives on */
  149. #define CONFIG_JFFS2_DEV "nand0"
  150. /* start of jffs2 partition */
  151. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  152. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
  153. /* Environment information */
  154. #define CONFIG_BOOTDELAY 10
  155. #define CONFIG_BOOTFILE "uImage"
  156. #define CONFIG_EXTRA_ENV_SETTINGS \
  157. "loadaddr=0x82000000\0" \
  158. "console=ttyO2,115200n8\0" \
  159. "mmcargs=setenv bootargs console=${console} " \
  160. "root=/dev/mmcblk0p2 rw " \
  161. "rootfstype=ext3 rootwait\0" \
  162. "nandargs=setenv bootargs console=${console} " \
  163. "root=/dev/mtdblock4 rw " \
  164. "rootfstype=jffs2\0" \
  165. "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
  166. "bootscript=echo Running bootscript from mmc ...; " \
  167. "source ${loadaddr}\0" \
  168. "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
  169. "mmcboot=echo Booting from mmc ...; " \
  170. "run mmcargs; " \
  171. "bootm ${loadaddr}\0" \
  172. "nandboot=echo Booting from nand ...; " \
  173. "run nandargs; " \
  174. "nand read ${loadaddr} 280000 400000; " \
  175. "bootm ${loadaddr}\0" \
  176. #define CONFIG_BOOTCOMMAND \
  177. "if mmc init; then " \
  178. "if run loadbootscript; then " \
  179. "run bootscript; " \
  180. "else " \
  181. "if run loaduimage; then " \
  182. "run mmcboot; " \
  183. "else run nandboot; " \
  184. "fi; " \
  185. "fi; " \
  186. "else run nandboot; fi"
  187. #define CONFIG_AUTO_COMPLETE
  188. #define CONFIG_CMDLINE_EDITING
  189. /*
  190. * Miscellaneous configurable options
  191. */
  192. #define V_PROMPT "mcx # "
  193. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  194. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  195. #define CONFIG_SYS_PROMPT V_PROMPT
  196. #define CONFIG_SYS_CBSIZE 1024/* Console I/O Buffer Size */
  197. /* Print Buffer Size */
  198. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  199. sizeof(CONFIG_SYS_PROMPT) + 16)
  200. #define CONFIG_SYS_MAXARGS 16 /* max number of command */
  201. /* args */
  202. /* Boot Argument Buffer Size */
  203. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  204. /* memtest works on */
  205. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
  206. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  207. 0x01F00000) /* 31MB */
  208. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
  209. /* address */
  210. /*
  211. * AM3517 has 12 GP timers, they can be driven by the system clock
  212. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  213. * This rate is divided by a local divisor.
  214. */
  215. #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
  216. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  217. #define CONFIG_SYS_HZ 1000
  218. /*
  219. * Stack sizes
  220. *
  221. * The stack sizes are set up in start.S using the settings below
  222. */
  223. #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
  224. /*
  225. * Physical Memory Map
  226. */
  227. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  228. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  229. #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
  230. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  231. /*
  232. * FLASH and environment organization
  233. */
  234. /* **** PISMO SUPPORT *** */
  235. /* Configure the PISMO */
  236. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  237. #define CONFIG_NAND_OMAP_GPMC
  238. #define GPMC_NAND_ECC_LP_x16_LAYOUT
  239. #define CONFIG_ENV_IS_IN_NAND
  240. #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
  241. #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
  242. #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
  243. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  244. /*
  245. * CFI FLASH driver setup
  246. */
  247. /* timeout values are in ticks */
  248. #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
  249. #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
  250. /* Flash banks JFFS2 should use */
  251. #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
  252. CONFIG_SYS_MAX_NAND_DEVICE)
  253. #define CONFIG_SYS_JFFS2_MEM_NAND
  254. /* use flash_info[2] */
  255. #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
  256. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  257. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  258. #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
  259. #define CONFIG_SYS_INIT_RAM_SIZE 0x800
  260. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  261. CONFIG_SYS_INIT_RAM_SIZE - \
  262. GENERATED_GBL_DATA_SIZE)
  263. /* Defines for SPL */
  264. #define CONFIG_SPL
  265. #define CONFIG_SPL_NAND_SIMPLE
  266. #define CONFIG_SPL_NAND_SOFTECC
  267. #define CONFIG_SPL_LIBCOMMON_SUPPORT
  268. #define CONFIG_SPL_LIBDISK_SUPPORT
  269. #define CONFIG_SPL_I2C_SUPPORT
  270. #define CONFIG_SPL_MMC_SUPPORT
  271. #define CONFIG_SPL_FAT_SUPPORT
  272. #define CONFIG_SPL_LIBGENERIC_SUPPORT
  273. #define CONFIG_SPL_SERIAL_SUPPORT
  274. #define CONFIG_SPL_POWER_SUPPORT
  275. #define CONFIG_SPL_NAND_SUPPORT
  276. #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
  277. #define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
  278. #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
  279. #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
  280. /* move malloc and bss high to prevent clashing with the main image */
  281. #define CONFIG_SYS_SPL_MALLOC_START 0x8f000000
  282. #define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
  283. #define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */
  284. #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
  285. #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
  286. #define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1
  287. #define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img"
  288. /* NAND boot config */
  289. #define CONFIG_SYS_NAND_PAGE_COUNT 64
  290. #define CONFIG_SYS_NAND_PAGE_SIZE 2048
  291. #define CONFIG_SYS_NAND_OOBSIZE 64
  292. #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
  293. #define CONFIG_SYS_NAND_5_ADDR_CYCLE
  294. #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
  295. #define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\
  296. 48, 49, 50, 51, 52, 53, 54, 55,\
  297. 56, 57, 58, 59, 60, 61, 62, 63}
  298. #define CONFIG_SYS_NAND_ECCSIZE 256
  299. #define CONFIG_SYS_NAND_ECCBYTES 3
  300. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
  301. #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
  302. /*
  303. * ethernet support
  304. *
  305. */
  306. #if defined(CONFIG_CMD_NET)
  307. #define CONFIG_DRIVER_TI_EMAC
  308. #define CONFIG_DRIVER_TI_EMAC_USE_RMII
  309. #define CONFIG_MII
  310. #define CONFIG_BOOTP_DEFAULT
  311. #define CONFIG_BOOTP_DNS
  312. #define CONFIG_BOOTP_DNS2
  313. #define CONFIG_BOOTP_SEND_HOSTNAME
  314. #define CONFIG_NET_RETRY_COUNT 10
  315. #endif
  316. #endif /* __CONFIG_H */