pcu_e.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539
  1. /*
  2. * (C) Copyright 2001-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * Workaround for layout bug on prototype board
  30. */
  31. #define PCU_E_WITH_SWAPPED_CS 1
  32. /*
  33. * High Level Configuration Options
  34. * (easy to change)
  35. */
  36. #define CONFIG_MPC860 1 /* This is a MPC860T CPU */
  37. #define CONFIG_MPC860T 1
  38. #define CONFIG_PCU_E 1 /* ...on a PCU E board */
  39. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  40. #define CONFIG_BAUDRATE 9600
  41. #if 0
  42. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  43. #else
  44. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  45. #endif
  46. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  47. #undef CONFIG_BOOTARGS
  48. #define CONFIG_BOOTCOMMAND \
  49. "bootp;" \
  50. "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
  51. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off;" \
  52. "bootm"
  53. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  54. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  55. #undef CONFIG_WATCHDOG /* watchdog disabled */
  56. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  57. #define CONFIG_PRAM 2048 /* reserve 2 MB "protected RAM" */
  58. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  59. #define CONFIG_SPI /* enable SPI driver */
  60. #define CONFIG_SPI_X /* 16 bit EEPROM addressing */
  61. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  62. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  63. #define CFG_I2C_SLAVE 0x7F
  64. /* ----------------------------------------------------------------
  65. * Offset to initial SPI buffers in DPRAM (used if the environment
  66. * is in the SPI EEPROM): We need a 520 byte scratch DPRAM area to
  67. * use at an early stage. It is used between the two initialization
  68. * calls (spi_init_f() and spi_init_r()). The value 0xB00 makes it
  69. * far enough from the start of the data area (as well as from the
  70. * stack pointer).
  71. * ---------------------------------------------------------------- */
  72. #define CFG_SPI_INIT_OFFSET 0xB00
  73. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  74. CFG_CMD_BSP | \
  75. CFG_CMD_DATE | \
  76. CFG_CMD_DHCP | \
  77. CFG_CMD_EEPROM | \
  78. CFG_CMD_NFS | \
  79. CFG_CMD_SNTP )
  80. #define CONFIG_BOOTP_MASK \
  81. ((CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE) & ~CONFIG_BOOTP_GATEWAY)
  82. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  83. #include <cmd_confdefs.h>
  84. /*----------------------------------------------------------------------*/
  85. /*
  86. * Miscellaneous configurable options
  87. */
  88. #define CFG_LONGHELP /* undef to save memory */
  89. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  90. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  91. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  92. #else
  93. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  94. #endif
  95. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  96. #define CFG_MAXARGS 16 /* max number of command args */
  97. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  98. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  99. #define CFG_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
  100. #define CFG_LOAD_ADDR 0x00100000 /* default load address */
  101. #define CFG_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
  102. /* Ethernet hardware configuration done using port pins */
  103. #define CFG_PB_ETH_RESET 0x00000020 /* PB 26 */
  104. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  105. #define CFG_PA_ETH_MDDIS 0x4000 /* PA 1 */
  106. #define CFG_PB_ETH_POWERDOWN 0x00000800 /* PB 20 */
  107. #define CFG_PB_ETH_CFG1 0x00000400 /* PB 21 */
  108. #define CFG_PB_ETH_CFG2 0x00000200 /* PB 22 */
  109. #define CFG_PB_ETH_CFG3 0x00000100 /* PB 23 */
  110. #else /* XXX */
  111. #define CFG_PB_ETH_MDDIS 0x00000010 /* PB 27 */
  112. #define CFG_PB_ETH_POWERDOWN 0x00000100 /* PB 23 */
  113. #define CFG_PB_ETH_CFG1 0x00000200 /* PB 22 */
  114. #define CFG_PB_ETH_CFG2 0x00000400 /* PB 21 */
  115. #define CFG_PB_ETH_CFG3 0x00000800 /* PB 20 */
  116. #endif /* XXX */
  117. /* Ethernet settings:
  118. * MDIO enabled, autonegotiation, 10/100Mbps, half/full duplex
  119. */
  120. #define CFG_ETH_MDDIS_VALUE 0
  121. #define CFG_ETH_CFG1_VALUE 1
  122. #define CFG_ETH_CFG2_VALUE 1
  123. #define CFG_ETH_CFG3_VALUE 1
  124. /* PUMA configuration */
  125. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  126. #define CFG_PB_PUMA_PROG 0x00000010 /* PB 27 */
  127. #else /* XXX */
  128. #define CFG_PA_PUMA_PROG 0x4000 /* PA 1 */
  129. #endif /* XXX */
  130. #define CFG_PC_PUMA_DONE 0x0008 /* PC 12 */
  131. #define CFG_PC_PUMA_INIT 0x0004 /* PC 13 */
  132. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  133. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  134. /*
  135. * Low Level Configuration Settings
  136. * (address mappings, register initial values, etc.)
  137. * You should know what you are doing if you make changes here.
  138. */
  139. /*-----------------------------------------------------------------------
  140. * Internal Memory Mapped Register
  141. */
  142. #define CFG_IMMR 0xFE000000
  143. /*-----------------------------------------------------------------------
  144. * Definitions for initial stack pointer and data area (in DPRAM)
  145. */
  146. #define CFG_INIT_RAM_ADDR CFG_IMMR
  147. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  148. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  149. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  150. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  151. /*-----------------------------------------------------------------------
  152. * Address accessed to reset the board - must not be mapped/assigned
  153. */
  154. #define CFG_RESET_ADDRESS 0xFEFFFFFF
  155. /*-----------------------------------------------------------------------
  156. * Start addresses for the final memory configuration
  157. * (Set up by the startup code)
  158. * Please note that CFG_SDRAM_BASE _must_ start at 0
  159. */
  160. #define CFG_SDRAM_BASE 0x00000000
  161. /* this is an ugly hack needed because of the silly non-constant address map */
  162. #define CFG_FLASH_BASE (0-flash_info[0].size-flash_info[1].size)
  163. #if defined(DEBUG)
  164. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  165. #else
  166. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  167. #endif
  168. #define CFG_MONITOR_BASE TEXT_BASE
  169. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  170. /*
  171. * For booting Linux, the board info and command line data
  172. * have to be in the first 8 MB of memory, since this is
  173. * the maximum mapped by the Linux kernel during initialization.
  174. */
  175. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  176. /*-----------------------------------------------------------------------
  177. * FLASH organization
  178. */
  179. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  180. #define CFG_MAX_FLASH_SECT 160 /* max number of sectors on one chip */
  181. #define CFG_FLASH_ERASE_TOUT 180000 /* Timeout for Flash Erase (in ms) */
  182. #define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
  183. #if 0
  184. /* Start port with environment in flash; switch to SPI EEPROM later */
  185. #define CFG_ENV_IS_IN_FLASH 1
  186. #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment */
  187. #define CFG_ENV_ADDR 0xFFFFE000 /* Address of Environment Sector */
  188. #define CFG_ENV_SECT_SIZE 0x2000 /* use the top-most 8k boot sector */
  189. #define CFG_ENV_IS_EMBEDDED 1 /* short-cut compile-time test */
  190. #else
  191. /* Final version: environment in EEPROM */
  192. #define CFG_ENV_IS_IN_EEPROM 1
  193. #define CFG_I2C_EEPROM_ADDR 0
  194. #define CFG_I2C_EEPROM_ADDR_LEN 2
  195. #define CFG_ENV_OFFSET 1024
  196. #define CFG_ENV_SIZE 1024
  197. #endif
  198. /*-----------------------------------------------------------------------
  199. * Cache Configuration
  200. */
  201. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  202. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  203. /*-----------------------------------------------------------------------
  204. * SYPCR - System Protection Control 11-9
  205. * SYPCR can only be written once after reset!
  206. *-----------------------------------------------------------------------
  207. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  208. */
  209. #if defined(CONFIG_WATCHDOG)
  210. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  211. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  212. #else
  213. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  214. #endif
  215. /*-----------------------------------------------------------------------
  216. * SIUMCR - SIU Module Configuration 11-6
  217. *-----------------------------------------------------------------------
  218. * External Arbitration max. priority (7),
  219. * Debug pins configuration '11',
  220. * Asynchronous external master enable.
  221. */
  222. /* => 0x70600200 */
  223. #define CFG_SIUMCR (SIUMCR_EARP7 | SIUMCR_DBGC11 | SIUMCR_AEME)
  224. /*-----------------------------------------------------------------------
  225. * TBSCR - Time Base Status and Control 11-26
  226. *-----------------------------------------------------------------------
  227. * Clear Reference Interrupt Status, Timebase freezing enabled
  228. */
  229. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  230. /*-----------------------------------------------------------------------
  231. * PISCR - Periodic Interrupt Status and Control 11-31
  232. *-----------------------------------------------------------------------
  233. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  234. */
  235. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  236. /*-----------------------------------------------------------------------
  237. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  238. *-----------------------------------------------------------------------
  239. * Reset PLL lock status sticky bit, timer expired status bit and timer
  240. * interrupt status bit, set PLL multiplication factor !
  241. */
  242. /* 0x00004080 */
  243. #define CFG_PLPRCR_MF 0 /* (0+1) * 50 = 50 MHz Clock */
  244. #define CFG_PLPRCR \
  245. ( (CFG_PLPRCR_MF << PLPRCR_MF_SHIFT) | \
  246. PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | \
  247. /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
  248. PLPRCR_CSR /*| PLPRCR_LOLRE|PLPRCR_FIOPD*/ \
  249. )
  250. #define CONFIG_8xx_GCLK_FREQ ((CFG_PLPRCR_MF+1)*50000000)
  251. /*-----------------------------------------------------------------------
  252. * SCCR - System Clock and reset Control Register 15-27
  253. *-----------------------------------------------------------------------
  254. * Set clock output, timebase and RTC source and divider,
  255. * power management and some other internal clocks
  256. *
  257. * Note: PITRTCLK is 50MHz / 512 = 97'656.25 Hz
  258. */
  259. #define SCCR_MASK SCCR_EBDF11
  260. /* 0x01800000 */
  261. #define CFG_SCCR (SCCR_COM00 | /*SCCR_TBS|*/ \
  262. SCCR_RTDIV | SCCR_RTSEL | \
  263. /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
  264. SCCR_EBDF00 | SCCR_DFSYNC00 | \
  265. SCCR_DFBRG00 | SCCR_DFNL000 | \
  266. SCCR_DFNH000 | SCCR_DFLCD100 | \
  267. SCCR_DFALCD01)
  268. /*-----------------------------------------------------------------------
  269. * RTCSC - Real-Time Clock Status and Control Register 11-27
  270. *-----------------------------------------------------------------------
  271. *
  272. * Note: RTC counts at PITRTCLK / 8'192 = 11.920928 Hz !!!
  273. *
  274. * Don't expect the "date" command to work without a 32kHz clock input!
  275. */
  276. /* 0x00C3 => 0x0003 */
  277. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  278. /*-----------------------------------------------------------------------
  279. * RCCR - RISC Controller Configuration Register 19-4
  280. *-----------------------------------------------------------------------
  281. */
  282. #define CFG_RCCR 0x0000
  283. /*-----------------------------------------------------------------------
  284. * RMDS - RISC Microcode Development Support Control Register
  285. *-----------------------------------------------------------------------
  286. */
  287. #define CFG_RMDS 0
  288. /*-----------------------------------------------------------------------
  289. *
  290. * Interrupt Levels
  291. *-----------------------------------------------------------------------
  292. */
  293. #define CFG_CPM_INTERRUPT 13 /* SIU_LEVEL6 */
  294. /*-----------------------------------------------------------------------
  295. *
  296. *-----------------------------------------------------------------------
  297. *
  298. */
  299. #define CFG_DER 0
  300. /*
  301. * Init Memory Controller:
  302. *
  303. * BR0/1 and OR0/1 (FLASH) - second Flash bank optional
  304. */
  305. #define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
  306. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  307. #define FLASH_BASE6_PRELIM 0xFF000000 /* FLASH bank #1 */
  308. #else /* XXX */
  309. #define FLASH_BASE1_PRELIM 0xFF000000 /* FLASH bank #1 */
  310. #endif /* XXX */
  311. /*
  312. * used to re-map FLASH: restrict access enough but not too much to
  313. * meddle with FLASH accesses
  314. */
  315. #define CFG_REMAP_OR_AM 0xFF800000 /* OR addr mask */
  316. #define CFG_PRELIM_OR_AM 0xFF800000 /* OR addr mask */
  317. /* FLASH timing: CSNT = 0, ACS = 00, SCY = 8, EHTR = 1 */
  318. #define CFG_OR_TIMING_FLASH (OR_SCY_8_CLK | OR_EHTR)
  319. #define CFG_OR0_REMAP ( CFG_REMAP_OR_AM | OR_ACS_DIV1 | OR_BI | \
  320. CFG_OR_TIMING_FLASH)
  321. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | OR_ACS_DIV1 | OR_BI | \
  322. CFG_OR_TIMING_FLASH)
  323. /* 16 bit, bank valid */
  324. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  325. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  326. #define CFG_OR6_REMAP CFG_OR0_REMAP
  327. #define CFG_OR6_PRELIM CFG_OR0_PRELIM
  328. #define CFG_BR6_PRELIM ((FLASH_BASE6_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  329. #else /* XXX */
  330. #define CFG_OR1_REMAP CFG_OR0_REMAP
  331. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  332. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  333. #endif /* XXX */
  334. /*
  335. * BR2/OR2: SDRAM
  336. *
  337. * Multiplexed addresses, GPL5 output to GPL5_A (don't care)
  338. */
  339. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  340. #define SDRAM_BASE5_PRELIM 0x00000000 /* SDRAM bank */
  341. #else /* XXX */
  342. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank */
  343. #endif /* XXX */
  344. #define SDRAM_PRELIM_OR_AM 0xF8000000 /* map 128 MB (>SDRAM_MAX_SIZE!) */
  345. #define SDRAM_TIMING OR_CSNT_SAM /* SDRAM-Timing */
  346. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB SDRAM */
  347. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  348. #define CFG_OR5_PRELIM (SDRAM_PRELIM_OR_AM | SDRAM_TIMING )
  349. #define CFG_BR5_PRELIM ((SDRAM_BASE5_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  350. #else /* XXX */
  351. #define CFG_OR2_PRELIM (SDRAM_PRELIM_OR_AM | SDRAM_TIMING )
  352. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  353. #endif /* XXX */
  354. /*
  355. * BR3/OR3: CAN Controller
  356. * BR3: 0x10000401 OR3: 0xffff818a
  357. */
  358. #define CAN_CTRLR_BASE 0x10000000 /* CAN Controller */
  359. #define CAN_CTRLR_OR_AM 0xFFFF8000 /* 32 kB */
  360. #define CAN_CTRLR_TIMING (OR_BI | OR_SCY_8_CLK | OR_SETA | OR_EHTR)
  361. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  362. #define CFG_BR4_PRELIM ((CAN_CTRLR_BASE & BR_BA_MSK) | BR_PS_8 | BR_V)
  363. #define CFG_OR4_PRELIM (CAN_CTRLR_OR_AM | CAN_CTRLR_TIMING)
  364. #else /* XXX */
  365. #define CFG_BR3_PRELIM ((CAN_CTRLR_BASE & BR_BA_MSK) | BR_PS_8 | BR_V)
  366. #define CFG_OR3_PRELIM (CAN_CTRLR_OR_AM | CAN_CTRLR_TIMING)
  367. #endif /* XXX */
  368. /*
  369. * BR4/OR4: PUMA Config
  370. *
  371. * Memory controller will be used in 2 modes:
  372. *
  373. * - "read" mode:
  374. * BR4: 0x10100801 OR4: 0xffff8530
  375. * - "load" mode (chip select on UPM B):
  376. * BR4: 0x101008c1 OR4: 0xffff8630
  377. *
  378. * Default initialization is in "read" mode
  379. */
  380. #define PUMA_CONF_BASE 0x10100000 /* PUMA Config */
  381. #define PUMA_CONF_OR_AM 0xFFFF8000 /* 32 kB */
  382. #define PUMA_CONF_LOAD_TIMING (OR_ACS_DIV2 | OR_SCY_3_CLK)
  383. #define PUMA_CONF_READ_TIMING (OR_G5LA | OR_BI | OR_SCY_3_CLK)
  384. #define PUMA_CONF_BR_LOAD ((PUMA_CONF_BASE & BR_BA_MSK) | \
  385. BR_PS_16 | BR_MS_UPMB | BR_V)
  386. #define PUMA_CONF_OR_LOAD (PUMA_CONF_OR_AM | PUMA_CONF_LOAD_TIMING)
  387. #define PUMA_CONF_BR_READ ((PUMA_CONF_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
  388. #define PUMA_CONF_OR_READ (PUMA_CONF_OR_AM | PUMA_CONF_READ_TIMING)
  389. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  390. #define CFG_BR3_PRELIM PUMA_CONF_BR_READ
  391. #define CFG_OR3_PRELIM PUMA_CONF_OR_READ
  392. #else /* XXX */
  393. #define CFG_BR4_PRELIM PUMA_CONF_BR_READ
  394. #define CFG_OR4_PRELIM PUMA_CONF_OR_READ
  395. #endif /* XXX */
  396. /*
  397. * BR5/OR5: PUMA: SMA Bus 8 Bit
  398. * BR5: 0x10200401 OR5: 0xffe0010a
  399. */
  400. #define PUMA_SMA8_BASE 0x10200000 /* PUMA SMA Bus 8 Bit */
  401. #define PUMA_SMA8_OR_AM 0xFFE00000 /* 2 MB */
  402. #define PUMA_SMA8_TIMING (OR_BI | OR_SCY_0_CLK | OR_EHTR)
  403. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  404. #define CFG_BR2_PRELIM ((PUMA_SMA8_BASE & BR_BA_MSK) | BR_PS_8 | BR_V)
  405. #define CFG_OR2_PRELIM (PUMA_SMA8_OR_AM | PUMA_SMA8_TIMING | OR_SETA)
  406. #else /* XXX */
  407. #define CFG_BR5_PRELIM ((PUMA_SMA8_BASE & BR_BA_MSK) | BR_PS_8 | BR_V)
  408. #define CFG_OR5_PRELIM (PUMA_SMA8_OR_AM | PUMA_SMA8_TIMING | OR_SETA)
  409. #endif /* XXX */
  410. /*
  411. * BR6/OR6: PUMA: SMA Bus 16 Bit
  412. * BR6: 0x10600801 OR6: 0xffe0010a
  413. */
  414. #define PUMA_SMA16_BASE 0x10600000 /* PUMA SMA Bus 16 Bit */
  415. #define PUMA_SMA16_OR_AM 0xFFE00000 /* 2 MB */
  416. #define PUMA_SMA16_TIMING (OR_BI | OR_SCY_0_CLK | OR_EHTR)
  417. #if PCU_E_WITH_SWAPPED_CS /* XXX */
  418. #define CFG_BR1_PRELIM ((PUMA_SMA16_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
  419. #define CFG_OR1_PRELIM (PUMA_SMA16_OR_AM | PUMA_SMA16_TIMING | OR_SETA)
  420. #else /* XXX */
  421. #define CFG_BR6_PRELIM ((PUMA_SMA16_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
  422. #define CFG_OR6_PRELIM (PUMA_SMA16_OR_AM | PUMA_SMA16_TIMING | OR_SETA)
  423. #endif /* XXX */
  424. /*
  425. * BR7/OR7: PUMA: external Flash
  426. * BR7: 0x10a00801 OR7: 0xfe00010a
  427. */
  428. #define PUMA_FLASH_BASE 0x10A00000 /* PUMA external Flash */
  429. #define PUMA_FLASH_OR_AM 0xFE000000 /* 32 MB */
  430. #define PUMA_FLASH_TIMING (OR_BI | OR_SCY_0_CLK | OR_EHTR)
  431. #define CFG_BR7_PRELIM ((PUMA_FLASH_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
  432. #define CFG_OR7_PRELIM (PUMA_FLASH_OR_AM | PUMA_FLASH_TIMING | OR_SETA)
  433. /*
  434. * Memory Periodic Timer Prescaler
  435. */
  436. /* periodic timer for refresh */
  437. #define CFG_MPTPR 0x0200
  438. /*
  439. * MAMR settings for SDRAM
  440. * 0x30104118 = Timer A period 0x30, MAMR_AMB_TYPE_1, MAMR_G0CLB_A10,
  441. * MAMR_RLFB_1X, MAMR_WLFB_1X, MAMR_TLFB_8X
  442. * 0x30904114 = - " - | Periodic Timer A Enable, MAMR_TLFB_4X
  443. */
  444. /* periodic timer for refresh */
  445. #define CFG_MAMR_PTA 0x30 /* = 48 */
  446. #define CFG_MAMR ( (CFG_MAMR_PTA << MAMR_PTA_SHIFT) | \
  447. MAMR_AMA_TYPE_1 | \
  448. MAMR_G0CLA_A10 | \
  449. MAMR_RLFA_1X | \
  450. MAMR_WLFA_1X | \
  451. MAMR_TLFA_8X )
  452. /*
  453. * Internal Definitions
  454. *
  455. * Boot Flags
  456. */
  457. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  458. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  459. #endif /* __CONFIG_H */