SM850.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #undef TQM8xxL_80MHz /* 1 / * define for 80 MHz CPU only */
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
  34. #define CONFIG_SM850 1 /*...on a MPC850 Service Module */
  35. #undef CONFIG_8xx_CONS_SMC1 /* SMC1 not usable because Ethernet on SCC3 */
  36. #define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
  37. #undef CONFIG_8xx_CONS_NONE
  38. #define CONFIG_BAUDRATE 115200
  39. #if 0
  40. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  41. #else
  42. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  43. #endif
  44. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  45. #define CONFIG_BOARD_TYPES 1 /* support board types */
  46. #undef CONFIG_BOOTARGS
  47. #define CONFIG_BOOTCOMMAND \
  48. "bootp; " \
  49. "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
  50. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off; " \
  51. "bootm"
  52. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  53. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  54. #undef CONFIG_WATCHDOG /* watchdog disabled */
  55. #undef CONFIG_STATUS_LED /* Status LED not enabled */
  56. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  57. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  58. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  59. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  60. CFG_CMD_DHCP | \
  61. CFG_CMD_DATE )
  62. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  63. #include <cmd_confdefs.h>
  64. /*
  65. * Miscellaneous configurable options
  66. */
  67. #define CFG_LONGHELP /* undef to save memory */
  68. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  69. #if (CONFIG_COMMANDS & CFG_CMD_KGDB) && defined(KGDB_DEBUG)
  70. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  71. #else
  72. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  73. #endif
  74. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  75. #define CFG_MAXARGS 16 /* max number of command args */
  76. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  77. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  78. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  79. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  80. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  81. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  82. /*
  83. * Low Level Configuration Settings
  84. * (address mappings, register initial values, etc.)
  85. * You should know what you are doing if you make changes here.
  86. */
  87. /*-----------------------------------------------------------------------
  88. * Internal Memory Mapped Register
  89. */
  90. #define CFG_IMMR 0xFFF00000
  91. /*-----------------------------------------------------------------------
  92. * Definitions for initial stack pointer and data area (in DPRAM)
  93. */
  94. #define CFG_INIT_RAM_ADDR CFG_IMMR
  95. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  96. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  97. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  98. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  99. /*-----------------------------------------------------------------------
  100. * Start addresses for the final memory configuration
  101. * (Set up by the startup code)
  102. * Please note that CFG_SDRAM_BASE _must_ start at 0
  103. */
  104. #define CFG_SDRAM_BASE 0x00000000
  105. #define CFG_FLASH_BASE 0x40000000
  106. #if defined(DEBUG)
  107. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  108. #else
  109. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  110. #endif
  111. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  112. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  113. /*
  114. * For booting Linux, the board info and command line data
  115. * have to be in the first 8 MB of memory, since this is
  116. * the maximum mapped by the Linux kernel during initialization.
  117. */
  118. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  119. /*-----------------------------------------------------------------------
  120. * FLASH organization
  121. */
  122. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  123. #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  124. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  125. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  126. #define CFG_ENV_IS_IN_FLASH 1
  127. #define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  128. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  129. /*-----------------------------------------------------------------------
  130. * Hardware Information Block
  131. */
  132. #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  133. #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  134. #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  135. /*-----------------------------------------------------------------------
  136. * Cache Configuration
  137. */
  138. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  139. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  140. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  141. #endif
  142. /*-----------------------------------------------------------------------
  143. * SYPCR - System Protection Control 11-9
  144. * SYPCR can only be written once after reset!
  145. *-----------------------------------------------------------------------
  146. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  147. */
  148. #if defined(CONFIG_WATCHDOG)
  149. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  150. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  151. #else
  152. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  153. #endif
  154. /*-----------------------------------------------------------------------
  155. * SIUMCR - SIU Module Configuration 11-6
  156. *-----------------------------------------------------------------------
  157. * PCMCIA config., multi-function pin tri-state
  158. */
  159. #ifndef CONFIG_CAN_DRIVER
  160. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  161. #else /* we must activate GPL5 in the SIUMCR for CAN */
  162. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  163. #endif /* CONFIG_CAN_DRIVER */
  164. /*-----------------------------------------------------------------------
  165. * TBSCR - Time Base Status and Control 11-26
  166. *-----------------------------------------------------------------------
  167. * Clear Reference Interrupt Status, Timebase freezing enabled
  168. */
  169. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  170. /*-----------------------------------------------------------------------
  171. * RTCSC - Real-Time Clock Status and Control Register 11-27
  172. *-----------------------------------------------------------------------
  173. */
  174. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  175. /*-----------------------------------------------------------------------
  176. * PISCR - Periodic Interrupt Status and Control 11-31
  177. *-----------------------------------------------------------------------
  178. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  179. */
  180. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  181. /*-----------------------------------------------------------------------
  182. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  183. *-----------------------------------------------------------------------
  184. * Reset PLL lock status sticky bit, timer expired status bit and timer
  185. * interrupt status bit
  186. *
  187. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  188. */
  189. #ifdef TQM8xxL_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
  190. #define CFG_PLPRCR \
  191. ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
  192. #else
  193. #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  194. #endif /* TQM8xxL_80MHz */
  195. /*-----------------------------------------------------------------------
  196. * SCCR - System Clock and reset Control Register 15-27
  197. *-----------------------------------------------------------------------
  198. * Set clock output, timebase and RTC source and divider,
  199. * power management and some other internal clocks
  200. */
  201. #define SCCR_MASK SCCR_EBDF11
  202. #ifdef TQM8xxL_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
  203. #define CFG_SCCR (/* SCCR_TBS | */ \
  204. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  205. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  206. SCCR_DFALCD00)
  207. #else /* up to 50 MHz we use a 1:1 clock */
  208. #define CFG_SCCR (SCCR_TBS | \
  209. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  210. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  211. SCCR_DFALCD00)
  212. #endif /* TQM8xxL_80MHz */
  213. /*-----------------------------------------------------------------------
  214. * PCMCIA stuff
  215. *-----------------------------------------------------------------------
  216. *
  217. */
  218. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  219. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  220. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  221. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  222. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  223. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  224. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  225. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  226. /*-----------------------------------------------------------------------
  227. *
  228. *-----------------------------------------------------------------------
  229. *
  230. */
  231. #define CFG_DER 0
  232. /*
  233. * Init Memory Controller:
  234. *
  235. * BR0/1 and OR0/1 (FLASH)
  236. */
  237. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  238. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  239. /* used to re-map FLASH both when starting from SRAM or FLASH:
  240. * restrict access enough to keep SRAM working (if any)
  241. * but not too much to meddle with FLASH accesses
  242. */
  243. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  244. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  245. /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
  246. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | \
  247. OR_SCY_5_CLK | OR_EHTR)
  248. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  249. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  250. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  251. #define CFG_OR1_REMAP CFG_OR0_REMAP
  252. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  253. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  254. /*
  255. * BR2/3 and OR2/3 (SDRAM)
  256. *
  257. */
  258. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  259. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  260. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  261. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  262. #define CFG_OR_TIMING_SDRAM 0x00000A00
  263. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  264. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  265. #ifndef CONFIG_CAN_DRIVER
  266. #define CFG_OR3_PRELIM CFG_OR2_PRELIM
  267. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  268. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  269. #define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  270. #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  271. #define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
  272. #define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
  273. BR_PS_8 | BR_MS_UPMB | BR_V )
  274. #endif /* CONFIG_CAN_DRIVER */
  275. /*
  276. * Memory Periodic Timer Prescaler
  277. */
  278. /* periodic timer for refresh */
  279. #define CFG_MAMR_PTA 97 /* start with divider for 100 MHz */
  280. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  281. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  282. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  283. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  284. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  285. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  286. /*
  287. * MAMR settings for SDRAM
  288. */
  289. /* 8 column SDRAM */
  290. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  291. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  292. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  293. /* 9 column SDRAM */
  294. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  295. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  296. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  297. /*
  298. * Internal Definitions
  299. *
  300. * Boot Flags
  301. */
  302. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  303. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  304. #endif /* __CONFIG_H */