PM856.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * (C) Copyright 2002,2003 Motorola,Inc.
  4. * Xianghua Xiao <X.Xiao@motorola.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * MicroSys PM856 board configuration file
  26. *
  27. * Please refer to doc/README.mpc85xx for more info.
  28. *
  29. * Make sure you change the MAC address and other network params first,
  30. * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /* High Level Configuration Options */
  35. #define CONFIG_BOOKE 1 /* BOOKE */
  36. #define CONFIG_E500 1 /* BOOKE e500 family */
  37. #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
  38. #define CONFIG_MPC8560 1 /* MPC8560 specific */
  39. #define CONFIG_CPM2 1 /* Has a CPM2 */
  40. #define CONFIG_PM856 1 /* PM856 board specific */
  41. #define CONFIG_PCI
  42. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  43. #define CONFIG_ENV_OVERWRITE
  44. #undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup*/
  45. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  46. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  47. #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
  48. #define CONFIG_MEM_INIT_VALUE 0xDEADBEEF
  49. /*
  50. * sysclk for MPC85xx
  51. *
  52. * Two valid values are:
  53. * 33000000
  54. * 66000000
  55. *
  56. * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
  57. * is likely the desired value here, so that is now the default.
  58. * The board, however, can run at 66MHz. In any event, this value
  59. * must match the settings of some switches. Details can be found
  60. * in the README.mpc85xxads.
  61. */
  62. #ifndef CONFIG_SYS_CLK_FREQ
  63. #define CONFIG_SYS_CLK_FREQ 66000000
  64. #endif
  65. /*
  66. * These can be toggled for performance analysis, otherwise use default.
  67. */
  68. #define CONFIG_L2_CACHE /* toggle L2 cache */
  69. #define CONFIG_BTB /* toggle branch predition */
  70. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  71. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  72. #define CFG_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
  73. #undef CFG_DRAM_TEST /* memory test, takes time */
  74. #define CFG_MEMTEST_START 0x00200000 /* memtest region */
  75. #define CFG_MEMTEST_END 0x00400000
  76. /*
  77. * Base addresses -- Note these are effective addresses where the
  78. * actual resources get mapped (not physical addresses)
  79. */
  80. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  81. #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  82. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  83. /*
  84. * DDR Setup
  85. */
  86. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  87. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  88. #if defined(CONFIG_SPD_EEPROM)
  89. /*
  90. * Determine DDR configuration from I2C interface.
  91. */
  92. #define SPD_EEPROM_ADDRESS 0x58 /* DDR DIMM */
  93. #else
  94. /*
  95. * Manually set up DDR parameters
  96. */
  97. #define CFG_SDRAM_SIZE 256 /* DDR is 256 MB */
  98. #define CFG_DDR_CS0_BNDS 0x0000000f /* 0-256MB */
  99. #define CFG_DDR_CS0_CONFIG 0x80000102
  100. #define CFG_DDR_TIMING_1 0x47444321
  101. #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
  102. #define CFG_DDR_CONTROL 0xc2008000 /* unbuffered,no DYN_PWR */
  103. #define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
  104. #define CFG_DDR_INTERVAL 0x045b0100 /* autocharge,no open page */
  105. #endif
  106. /*
  107. * SDRAM on the Local Bus
  108. */
  109. #define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  110. #define CFG_LBC_SDRAM_SIZE 0 /* LBC SDRAM is 0 MB */
  111. #define CFG_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
  112. #define CFG_BR0_PRELIM 0xfe001801 /* port size 32bit */
  113. #define CFG_OR0_PRELIM 0xfe006f67 /* 32MB Flash */
  114. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  115. #define CFG_MAX_FLASH_SECT 128 /* sectors per device */
  116. #undef CFG_FLASH_CHECKSUM
  117. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  118. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  119. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  120. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  121. #define CFG_RAMBOOT
  122. #else
  123. #undef CFG_RAMBOOT
  124. #endif
  125. #define CFG_FLASH_CFI_DRIVER
  126. #define CFG_FLASH_CFI
  127. #define CFG_FLASH_EMPTY_INFO
  128. #undef CONFIG_CLOCKS_IN_MHZ
  129. /*
  130. * Local Bus Definitions
  131. */
  132. #define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  133. #define CFG_LBC_LBCR 0x00000000 /* LB config reg */
  134. #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  135. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
  136. #define CONFIG_L1_INIT_RAM
  137. #define CFG_INIT_RAM_LOCK 1
  138. #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  139. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  140. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  141. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  142. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  143. #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
  144. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  145. /* Serial Port */
  146. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  147. #undef CONFIG_CONS_NONE /* define if console on something else */
  148. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  149. #define CFG_BAUDRATE_TABLE \
  150. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  151. /* Use the HUSH parser */
  152. #define CFG_HUSH_PARSER
  153. #ifdef CFG_HUSH_PARSER
  154. #define CFG_PROMPT_HUSH_PS2 "> "
  155. #endif
  156. /* I2C */
  157. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  158. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  159. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  160. #define CFG_I2C_SLAVE 0x7F
  161. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  162. /*
  163. * EEPROM configuration
  164. */
  165. #define CFG_I2C_EEPROM_ADDR 0x58
  166. #define CFG_I2C_EEPROM_ADDR_LEN 1
  167. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  168. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  169. /*
  170. * RTC configuration
  171. */
  172. #define CONFIG_RTC_PCF8563
  173. #define CFG_I2C_RTC_ADDR 0x51
  174. /* RapidIO MMU */
  175. #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
  176. #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
  177. #define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
  178. /*
  179. * General PCI
  180. * Addresses are mapped 1-1.
  181. */
  182. #define CFG_PCI1_MEM_BASE 0x80000000
  183. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  184. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  185. #define CFG_PCI1_IO_BASE 0xe2000000
  186. #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
  187. #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
  188. #if defined(CONFIG_PCI)
  189. #define CONFIG_NET_MULTI
  190. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  191. #undef CONFIG_EEPRO100
  192. #undef CONFIG_TULIP
  193. #if !defined(CONFIG_PCI_PNP)
  194. #define PCI_ENET0_IOADDR 0xe0000000
  195. #define PCI_ENET0_MEMADDR 0xe0000000
  196. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  197. #endif
  198. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  199. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  200. #endif /* CONFIG_PCI */
  201. #if defined(CONFIG_TSEC_ENET)
  202. #ifndef CONFIG_NET_MULTI
  203. #define CONFIG_NET_MULTI 1
  204. #endif
  205. #define CONFIG_MII 1 /* MII PHY management */
  206. #define CONFIG_MPC85XX_TSEC1 1
  207. #define CONFIG_MPC85XX_TSEC1_NAME "TSEC0"
  208. #define CONFIG_MPC85XX_TSEC2 1
  209. #define CONFIG_MPC85XX_TSEC2_NAME "TSEC1"
  210. #undef CONFIG_MPC85XX_FEC
  211. #define TSEC1_PHY_ADDR 0
  212. #define TSEC2_PHY_ADDR 1
  213. #define TSEC1_PHYIDX 0
  214. #define TSEC2_PHYIDX 0
  215. #endif /* CONFIG_TSEC_ENET */
  216. #define CONFIG_ETHPRIME "TSEC0"
  217. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  218. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  219. /*
  220. * - Rx-CLK is CLK15
  221. * - Tx-CLK is CLK14
  222. * - Select bus for bd/buffers
  223. * - Full duplex
  224. */
  225. #define CONFIG_ETHER_ON_FCC3
  226. #define CFG_CMXFCR_MASK3 (CMXFCR_FC3 | CMXFCR_RF3CS_MSK | CMXFCR_TF3CS_MSK)
  227. #define CFG_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK15 | CMXFCR_TF3CS_CLK14)
  228. #define CFG_CPMFCR_RAMTYPE 0
  229. #define CFG_FCC_PSMR (FCC_PSMR_FDE)
  230. /*
  231. * Environment
  232. */
  233. #ifndef CFG_RAMBOOT
  234. #define CFG_ENV_IS_IN_FLASH 1
  235. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x80000)
  236. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  237. #define CFG_ENV_SIZE 0x2000
  238. #else
  239. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  240. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  241. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  242. #define CFG_ENV_SIZE 0x2000
  243. #endif
  244. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  245. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  246. #if defined(CFG_RAMBOOT)
  247. #if defined(CONFIG_PCI)
  248. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
  249. | CFG_CMD_PING \
  250. | CFG_CMD_PCI \
  251. | CFG_CMD_I2C) \
  252. & \
  253. ~(CFG_CMD_ENV \
  254. | CFG_CMD_LOADS))
  255. #else
  256. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
  257. | CFG_CMD_PING \
  258. | CFG_CMD_I2C) \
  259. & \
  260. ~(CFG_CMD_ENV \
  261. | CFG_CMD_LOADS))
  262. #endif
  263. #else
  264. #if defined(CONFIG_PCI)
  265. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  266. | CFG_CMD_EEPROM \
  267. | CFG_CMD_DATE \
  268. | CFG_CMD_PCI \
  269. | CFG_CMD_PING \
  270. | CFG_CMD_I2C)
  271. #else
  272. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  273. | CFG_CMD_EEPROM \
  274. | CFG_CMD_DATE \
  275. | CFG_CMD_PING \
  276. | CFG_CMD_I2C)
  277. #endif
  278. #endif
  279. #include <cmd_confdefs.h>
  280. #undef CONFIG_WATCHDOG /* watchdog disabled */
  281. /*
  282. * Miscellaneous configurable options
  283. */
  284. #define CFG_LONGHELP /* undef to save memory */
  285. #define CFG_LOAD_ADDR 0x1000000 /* default load address */
  286. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  287. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  288. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  289. #else
  290. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  291. #endif
  292. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  293. #define CFG_MAXARGS 16 /* max number of command args */
  294. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  295. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  296. #define CONFIG_LOOPW
  297. /*
  298. * For booting Linux, the board info and command line data
  299. * have to be in the first 8 MB of memory, since this is
  300. * the maximum mapped by the Linux kernel during initialization.
  301. */
  302. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  303. /* Cache Configuration */
  304. #define CFG_DCACHE_SIZE 32768
  305. #define CFG_CACHELINE_SIZE 32
  306. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  307. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  308. #endif
  309. /*
  310. * Internal Definitions
  311. *
  312. * Boot Flags
  313. */
  314. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  315. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  316. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  317. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  318. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  319. #endif
  320. /*
  321. * Environment Configuration
  322. */
  323. /* The mac addresses for all ethernet interface */
  324. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
  325. #define CONFIG_ETHADDR 00:40:42:01:00:00
  326. #define CONFIG_HAS_ETH1
  327. #define CONFIG_ETH1ADDR 00:40:42:01:00:01
  328. #define CONFIG_HAS_ETH2
  329. #define CONFIG_ETH2ADDR 00:40:42:01:00:02
  330. #endif
  331. #define CONFIG_ROOTPATH /opt/eldk/ppc_85xx
  332. #define CONFIG_BOOTFILE pm856/uImage
  333. #define CONFIG_HOSTNAME pm856
  334. #define CONFIG_IPADDR 192.168.0.103
  335. #define CONFIG_SERVERIP 192.168.0.64
  336. #define CONFIG_GATEWAYIP 192.168.0.1
  337. #define CONFIG_NETMASK 255.255.255.0
  338. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  339. #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
  340. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  341. #define CONFIG_BAUDRATE 9600
  342. #define CONFIG_EXTRA_ENV_SETTINGS \
  343. "netdev=eth0\0" \
  344. "consoledev=ttyS0\0" \
  345. "ramdiskaddr=400000\0" \
  346. "ramdiskfile=pm856/uRamdisk\0"
  347. #define CONFIG_NFSBOOTCOMMAND \
  348. "setenv bootargs root=/dev/nfs rw " \
  349. "nfsroot=$serverip:$rootpath " \
  350. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  351. "console=$consoledev,$baudrate $othbootargs;" \
  352. "tftp $loadaddr $bootfile;" \
  353. "bootm $loadaddr"
  354. #define CONFIG_RAMBOOTCOMMAND \
  355. "setenv bootargs root=/dev/ram rw " \
  356. "console=$consoledev,$baudrate $othbootargs;" \
  357. "tftp $ramdiskaddr $ramdiskfile;" \
  358. "tftp $loadaddr $bootfile;" \
  359. "bootm $loadaddr $ramdiskaddr"
  360. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  361. #endif /* __CONFIG_H */