IceCube.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_ICECUBE 1 /* ... on IceCube board */
  31. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  32. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  33. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  34. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  35. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  36. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  37. #endif
  38. /*
  39. * Serial console configuration
  40. */
  41. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  42. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  43. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  44. #ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
  45. /*
  46. * PCI Mapping:
  47. * 0x40000000 - 0x4fffffff - PCI Memory
  48. * 0x50000000 - 0x50ffffff - PCI IO Space
  49. */
  50. #define CONFIG_PCI 1
  51. #define CONFIG_PCI_PNP 1
  52. #define CONFIG_PCI_SCAN_SHOW 1
  53. #define CONFIG_PCI_MEM_BUS 0x40000000
  54. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  55. #define CONFIG_PCI_MEM_SIZE 0x10000000
  56. #define CONFIG_PCI_IO_BUS 0x50000000
  57. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  58. #define CONFIG_PCI_IO_SIZE 0x01000000
  59. #define CFG_XLB_PIPELINING 1
  60. #define CONFIG_NET_MULTI 1
  61. #define CONFIG_EEPRO100 1
  62. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  63. #define CONFIG_NS8382X 1
  64. #define ADD_PCI_CMD CFG_CMD_PCI
  65. #else /* MPC5100 */
  66. #define ADD_PCI_CMD 0 /* no CFG_CMD_PCI */
  67. #endif
  68. /* Partitions */
  69. #define CONFIG_MAC_PARTITION
  70. #define CONFIG_DOS_PARTITION
  71. #define CONFIG_ISO_PARTITION
  72. /* USB */
  73. #if 1
  74. #define CONFIG_USB_OHCI
  75. #define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
  76. #define CONFIG_USB_STORAGE
  77. #else
  78. #define ADD_USB_CMD 0
  79. #endif
  80. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  81. /*
  82. * Supported commands
  83. */
  84. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  85. CFG_CMD_EEPROM | \
  86. CFG_CMD_FAT | \
  87. CFG_CMD_I2C | \
  88. CFG_CMD_IDE | \
  89. CFG_CMD_NFS | \
  90. CFG_CMD_SNTP | \
  91. ADD_PCI_CMD | \
  92. ADD_USB_CMD )
  93. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  94. #include <cmd_confdefs.h>
  95. #if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
  96. # define CFG_LOWBOOT 1
  97. # define CFG_LOWBOOT16 1
  98. #endif
  99. #if (TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
  100. # define CFG_LOWBOOT 1
  101. # define CFG_LOWBOOT08 1
  102. #endif
  103. /*
  104. * Autobooting
  105. */
  106. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  107. #define CONFIG_PREBOOT "echo;" \
  108. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  109. "echo"
  110. #undef CONFIG_BOOTARGS
  111. #define CONFIG_EXTRA_ENV_SETTINGS \
  112. "netdev=eth0\0" \
  113. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  114. "nfsroot=$(serverip):$(rootpath)\0" \
  115. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  116. "addip=setenv bootargs $(bootargs) " \
  117. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  118. ":$(hostname):$(netdev):off panic=1\0" \
  119. "flash_nfs=run nfsargs addip;" \
  120. "bootm $(kernel_addr)\0" \
  121. "flash_self=run ramargs addip;" \
  122. "bootm $(kernel_addr) $(ramdisk_addr)\0" \
  123. "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
  124. "rootpath=/opt/eldk/ppc_82xx\0" \
  125. "bootfile=/tftpboot/MPC5200/uImage\0" \
  126. ""
  127. #define CONFIG_BOOTCOMMAND "run flash_self"
  128. #if defined(CONFIG_MPC5200)
  129. /*
  130. * IPB Bus clocking configuration.
  131. */
  132. #undef CFG_IPBSPEED_133 /* define for 133MHz speed */
  133. #endif
  134. /*
  135. * I2C configuration
  136. */
  137. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  138. #define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  139. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  140. #define CFG_I2C_SLAVE 0x7F
  141. /*
  142. * EEPROM configuration
  143. */
  144. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  145. #define CFG_I2C_EEPROM_ADDR_LEN 1
  146. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  147. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
  148. /*
  149. * Flash configuration
  150. */
  151. #define CFG_FLASH_BASE 0xFF000000
  152. #define CFG_FLASH_SIZE 0x01000000
  153. #if !defined(CFG_LOWBOOT)
  154. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00740000 + 0x00800000)
  155. #else /* CFG_LOWBOOT */
  156. #if defined(CFG_LOWBOOT08)
  157. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000 + 0x00800000)
  158. #endif
  159. #if defined(CFG_LOWBOOT16)
  160. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
  161. #endif
  162. #endif /* CFG_LOWBOOT */
  163. #define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
  164. #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  165. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  166. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  167. #undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
  168. /*
  169. * Environment settings
  170. */
  171. #define CFG_ENV_IS_IN_FLASH 1
  172. #define CFG_ENV_SIZE 0x10000
  173. #define CFG_ENV_SECT_SIZE 0x10000
  174. #define CONFIG_ENV_OVERWRITE 1
  175. /*
  176. * Memory map
  177. */
  178. #define CFG_MBAR 0xF0000000
  179. #define CFG_SDRAM_BASE 0x00000000
  180. #define CFG_DEFAULT_MBAR 0x80000000
  181. /* Use SRAM until RAM will be available */
  182. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  183. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  184. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  185. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  186. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  187. #define CFG_MONITOR_BASE TEXT_BASE
  188. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  189. # define CFG_RAMBOOT 1
  190. #endif
  191. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  192. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  193. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  194. /*
  195. * Ethernet configuration
  196. */
  197. #define CONFIG_MPC5xxx_FEC 1
  198. /*
  199. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  200. */
  201. /* #define CONFIG_FEC_10MBIT 1 */
  202. #define CONFIG_PHY_ADDR 0x00
  203. /*
  204. * GPIO configuration
  205. */
  206. #ifdef CONFIG_MPC5200_DDR
  207. #define CFG_GPS_PORT_CONFIG 0x90000004
  208. #else
  209. #define CFG_GPS_PORT_CONFIG 0x10000004
  210. #endif
  211. /*
  212. * Miscellaneous configurable options
  213. */
  214. #define CFG_LONGHELP /* undef to save memory */
  215. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  216. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  217. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  218. #else
  219. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  220. #endif
  221. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  222. #define CFG_MAXARGS 16 /* max number of command args */
  223. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  224. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  225. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  226. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  227. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  228. /*
  229. * Various low-level settings
  230. */
  231. #if defined(CONFIG_MPC5200)
  232. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  233. #define CFG_HID0_FINAL HID0_ICE
  234. #else
  235. #define CFG_HID0_INIT 0
  236. #define CFG_HID0_FINAL 0
  237. #endif
  238. #ifdef CONFIG_MPC5200_DDR
  239. #define CFG_BOOTCS_START (CFG_CS1_START + CFG_CS1_SIZE)
  240. #define CFG_BOOTCS_SIZE 0x00800000
  241. #define CFG_BOOTCS_CFG 0x00047801
  242. #define CFG_CS1_START CFG_FLASH_BASE
  243. #define CFG_CS1_SIZE 0x00800000
  244. #define CFG_CS1_CFG 0x00047800
  245. #else /* !CONFIG_MPC5200_DDR */
  246. #define CFG_BOOTCS_START CFG_FLASH_BASE
  247. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  248. #define CFG_BOOTCS_CFG 0x00047801
  249. #define CFG_CS0_START CFG_FLASH_BASE
  250. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  251. #endif /* CONFIG_MPC5200_DDR */
  252. #define CFG_CS_BURST 0x00000000
  253. #define CFG_CS_DEADCYCLE 0x33333333
  254. #define CFG_RESET_ADDRESS 0xff000000
  255. /*-----------------------------------------------------------------------
  256. * USB stuff
  257. *-----------------------------------------------------------------------
  258. */
  259. #define CONFIG_USB_CLOCK 0x0001BBBB
  260. #define CONFIG_USB_CONFIG 0x00001000
  261. /*-----------------------------------------------------------------------
  262. * IDE/ATA stuff Supports IDE harddisk
  263. *-----------------------------------------------------------------------
  264. */
  265. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  266. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  267. #undef CONFIG_IDE_LED /* LED for ide not supported */
  268. #define CONFIG_IDE_RESET /* reset for ide supported */
  269. #define CONFIG_IDE_PREINIT
  270. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  271. #define CFG_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
  272. #define CFG_ATA_IDE0_OFFSET 0x0000
  273. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  274. /* Offset for data I/O */
  275. #define CFG_ATA_DATA_OFFSET (0x0060)
  276. /* Offset for normal register accesses */
  277. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  278. /* Offset for alternate registers */
  279. #define CFG_ATA_ALT_OFFSET (0x005C)
  280. /* Interval between registers */
  281. #define CFG_ATA_STRIDE 4
  282. #define CONFIG_ATAPI 1
  283. #endif /* __CONFIG_H */