alpr.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * (C) Copyright 2006
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <spd_sdram.h>
  26. #include <ppc4xx_enet.h>
  27. #include <miiphy.h>
  28. DECLARE_GLOBAL_DATA_PTR;
  29. extern int alpr_fpga_init(void);
  30. int board_early_init_f (void)
  31. {
  32. /*-------------------------------------------------------------------------
  33. * Initialize EBC CONFIG
  34. *-------------------------------------------------------------------------*/
  35. mtebc(xbcfg, EBC_CFG_LE_UNLOCK |
  36. EBC_CFG_PTD_DISABLE | EBC_CFG_RTC_64PERCLK |
  37. EBC_CFG_ATC_PREVIOUS | EBC_CFG_DTC_PREVIOUS |
  38. EBC_CFG_CTC_PREVIOUS | EBC_CFG_EMC_NONDEFAULT |
  39. EBC_CFG_PME_DISABLE | EBC_CFG_PR_32);
  40. /*--------------------------------------------------------------------
  41. * Setup the interrupt controller polarities, triggers, etc.
  42. *-------------------------------------------------------------------*/
  43. mtdcr (uic0sr, 0xffffffff); /* clear all */
  44. mtdcr (uic0er, 0x00000000); /* disable all */
  45. mtdcr (uic0cr, 0x00000009); /* SMI & UIC1 crit are critical */
  46. mtdcr (uic0pr, 0xfffffe03); /* per manual */
  47. mtdcr (uic0tr, 0x01c00000); /* per manual */
  48. mtdcr (uic0vr, 0x00000001); /* int31 highest, base=0x000 */
  49. mtdcr (uic0sr, 0xffffffff); /* clear all */
  50. mtdcr (uic1sr, 0xffffffff); /* clear all */
  51. mtdcr (uic1er, 0x00000000); /* disable all */
  52. mtdcr (uic1cr, 0x00000000); /* all non-critical */
  53. mtdcr (uic1pr, 0xffffe0ff); /* per ref-board manual */
  54. mtdcr (uic1tr, 0x00ffc000); /* per ref-board manual */
  55. mtdcr (uic1vr, 0x00000001); /* int31 highest, base=0x000 */
  56. mtdcr (uic1sr, 0xffffffff); /* clear all */
  57. mtdcr (uic2sr, 0xffffffff); /* clear all */
  58. mtdcr (uic2er, 0x00000000); /* disable all */
  59. mtdcr (uic2cr, 0x00000000); /* all non-critical */
  60. mtdcr (uic2pr, 0xffffffff); /* per ref-board manual */
  61. mtdcr (uic2tr, 0x00ff8c0f); /* per ref-board manual */
  62. mtdcr (uic2vr, 0x00000001); /* int31 highest, base=0x000 */
  63. mtdcr (uic2sr, 0xffffffff); /* clear all */
  64. mtdcr (uicb0sr, 0xfc000000); /* clear all */
  65. mtdcr (uicb0er, 0x00000000); /* disable all */
  66. mtdcr (uicb0cr, 0x00000000); /* all non-critical */
  67. mtdcr (uicb0pr, 0xfc000000); /* */
  68. mtdcr (uicb0tr, 0x00000000); /* */
  69. mtdcr (uicb0vr, 0x00000001); /* */
  70. /* Setup shutdown/SSD empty interrupt as inputs */
  71. out32(GPIO0_TCR, in32(GPIO0_TCR) & ~(CFG_GPIO_SHUTDOWN | CFG_GPIO_SSD_EMPTY));
  72. out32(GPIO0_ODR, in32(GPIO0_ODR) & ~(CFG_GPIO_SHUTDOWN | CFG_GPIO_SSD_EMPTY));
  73. /* Setup GPIO/IRQ multiplexing */
  74. mtsdr(sdr_pfc0, 0x01a33e00);
  75. return 0;
  76. }
  77. int last_stage_init(void)
  78. {
  79. unsigned short reg;
  80. /*
  81. * Configure LED's of both Marvell 88E1111 PHY's
  82. *
  83. * This has to be done after the 4xx ethernet driver is loaded,
  84. * so "last_stage_init()" is the right place.
  85. */
  86. miiphy_read("ppc_4xx_eth2", CONFIG_PHY2_ADDR, 0x18, &reg);
  87. reg |= 0x0001;
  88. miiphy_write("ppc_4xx_eth2", CONFIG_PHY2_ADDR, 0x18, reg);
  89. miiphy_read("ppc_4xx_eth3", CONFIG_PHY3_ADDR, 0x18, &reg);
  90. reg |= 0x0001;
  91. miiphy_write("ppc_4xx_eth3", CONFIG_PHY3_ADDR, 0x18, reg);
  92. return 0;
  93. }
  94. static int board_rev(void)
  95. {
  96. /* Setup as input */
  97. out32(GPIO0_TCR, in32(GPIO0_TCR) & ~(CFG_GPIO_REV0 | CFG_GPIO_REV1));
  98. out32(GPIO0_ODR, in32(GPIO0_ODR) & ~(CFG_GPIO_REV0 | CFG_GPIO_REV1));
  99. return (in32(GPIO0_IR) >> 16) & 0x3;
  100. }
  101. int checkboard (void)
  102. {
  103. char *s = getenv ("serial#");
  104. printf ("Board: ALPR");
  105. if (s != NULL) {
  106. puts (", serial# ");
  107. puts (s);
  108. }
  109. printf(" (Rev. %d)\n", board_rev());
  110. return (0);
  111. }
  112. #if defined(CFG_DRAM_TEST)
  113. int testdram (void)
  114. {
  115. uint *pstart = (uint *) 0x00000000;
  116. uint *pend = (uint *) 0x08000000;
  117. uint *p;
  118. for (p = pstart; p < pend; p++)
  119. *p = 0xaaaaaaaa;
  120. for (p = pstart; p < pend; p++) {
  121. if (*p != 0xaaaaaaaa) {
  122. printf ("SDRAM test fails at: %08x\n", (uint) p);
  123. return 1;
  124. }
  125. }
  126. for (p = pstart; p < pend; p++)
  127. *p = 0x55555555;
  128. for (p = pstart; p < pend; p++) {
  129. if (*p != 0x55555555) {
  130. printf ("SDRAM test fails at: %08x\n", (uint) p);
  131. return 1;
  132. }
  133. }
  134. return 0;
  135. }
  136. #endif
  137. /*************************************************************************
  138. * pci_pre_init
  139. *
  140. * This routine is called just prior to registering the hose and gives
  141. * the board the opportunity to check things. Returning a value of zero
  142. * indicates that things are bad & PCI initialization should be aborted.
  143. *
  144. * Different boards may wish to customize the pci controller structure
  145. * (add regions, override default access routines, etc) or perform
  146. * certain pre-initialization actions.
  147. *
  148. ************************************************************************/
  149. #if defined(CONFIG_PCI)
  150. int pci_pre_init(struct pci_controller * hose )
  151. {
  152. unsigned long strap;
  153. /*--------------------------------------------------------------------------+
  154. * The ocotea board is always configured as the host & requires the
  155. * PCI arbiter to be enabled.
  156. *--------------------------------------------------------------------------*/
  157. mfsdr(sdr_sdstp1, strap);
  158. if( (strap & SDR0_SDSTP1_PAE_MASK) == 0 ){
  159. printf("PCI: SDR0_STRP1[%08lX] - PCI Arbiter disabled.\n",strap);
  160. return 0;
  161. }
  162. /* FPGA Init */
  163. alpr_fpga_init ();
  164. return 1;
  165. }
  166. #endif /* defined(CONFIG_PCI) */
  167. /*************************************************************************
  168. * pci_target_init
  169. *
  170. * The bootstrap configuration provides default settings for the pci
  171. * inbound map (PIM). But the bootstrap config choices are limited and
  172. * may not be sufficient for a given board.
  173. *
  174. ************************************************************************/
  175. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  176. void pci_target_init(struct pci_controller * hose )
  177. {
  178. /*--------------------------------------------------------------------------+
  179. * Disable everything
  180. *--------------------------------------------------------------------------*/
  181. out32r( PCIX0_PIM0SA, 0 ); /* disable */
  182. out32r( PCIX0_PIM1SA, 0 ); /* disable */
  183. out32r( PCIX0_PIM2SA, 0 ); /* disable */
  184. out32r( PCIX0_EROMBA, 0 ); /* disable expansion rom */
  185. /*--------------------------------------------------------------------------+
  186. * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440 strapping
  187. * options to not support sizes such as 128/256 MB.
  188. *--------------------------------------------------------------------------*/
  189. out32r( PCIX0_PIM0LAL, CFG_SDRAM_BASE );
  190. out32r( PCIX0_PIM0LAH, 0 );
  191. out32r( PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1 );
  192. out32r( PCIX0_BAR0, 0 );
  193. /*--------------------------------------------------------------------------+
  194. * Program the board's subsystem id/vendor id
  195. *--------------------------------------------------------------------------*/
  196. out16r( PCIX0_SBSYSVID, CFG_PCI_SUBSYS_VENDORID );
  197. out16r( PCIX0_SBSYSID, CFG_PCI_SUBSYS_DEVICEID );
  198. out16r( PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  199. }
  200. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  201. /*************************************************************************
  202. * is_pci_host
  203. *
  204. * This routine is called to determine if a pci scan should be
  205. * performed. With various hardware environments (especially cPCI and
  206. * PPMC) it's insufficient to depend on the state of the arbiter enable
  207. * bit in the strap register, or generic host/adapter assumptions.
  208. *
  209. * Rather than hard-code a bad assumption in the general 440 code, the
  210. * 440 pci code requires the board to decide at runtime.
  211. *
  212. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  213. *
  214. *
  215. ************************************************************************/
  216. #if defined(CONFIG_PCI)
  217. static void wait_for_pci_ready(void)
  218. {
  219. /*
  220. * Configure EREADY as input
  221. */
  222. out32(GPIO0_TCR, in32(GPIO0_TCR) & ~CFG_GPIO_EREADY);
  223. udelay(1000);
  224. for (;;) {
  225. if (in32(GPIO0_IR) & CFG_GPIO_EREADY)
  226. return;
  227. }
  228. }
  229. int is_pci_host(struct pci_controller *hose)
  230. {
  231. wait_for_pci_ready();
  232. return 1; /* return 1 for host controller */
  233. }
  234. #endif /* defined(CONFIG_PCI) */
  235. /*************************************************************************
  236. * pci_master_init
  237. *
  238. ************************************************************************/
  239. #if defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT)
  240. void pci_master_init(struct pci_controller *hose)
  241. {
  242. /*--------------------------------------------------------------------------+
  243. | PowerPC440 PCI Master configuration.
  244. | Map PLB/processor addresses to PCI memory space.
  245. | PLB address 0xA0000000-0xCFFFFFFF ==> PCI address 0x80000000-0xCFFFFFFF
  246. | Use byte reversed out routines to handle endianess.
  247. | Make this region non-prefetchable.
  248. +--------------------------------------------------------------------------*/
  249. out32r( PCIX0_POM0SA, 0 ); /* disable */
  250. out32r( PCIX0_POM1SA, 0 ); /* disable */
  251. out32r( PCIX0_POM2SA, 0 ); /* disable */
  252. out32r(PCIX0_POM0LAL, CFG_PCI_MEMBASE); /* PMM0 Local Address */
  253. out32r(PCIX0_POM0LAH, 0x00000003); /* PMM0 Local Address */
  254. out32r(PCIX0_POM0PCIAL, CFG_PCI_MEMBASE); /* PMM0 PCI Low Address */
  255. out32r(PCIX0_POM0PCIAH, 0x00000000); /* PMM0 PCI High Address */
  256. out32r(PCIX0_POM0SA, ~(0x10000000 - 1) | 1); /* 256MB + enable region */
  257. out32r(PCIX0_POM1LAL, CFG_PCI_MEMBASE2); /* PMM0 Local Address */
  258. out32r(PCIX0_POM1LAH, 0x00000003); /* PMM0 Local Address */
  259. out32r(PCIX0_POM1PCIAL, CFG_PCI_MEMBASE2); /* PMM0 PCI Low Address */
  260. out32r(PCIX0_POM1PCIAH, 0x00000000); /* PMM0 PCI High Address */
  261. out32r(PCIX0_POM1SA, ~(0x10000000 - 1) | 1); /* 256MB + enable region */
  262. }
  263. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT) */
  264. #ifdef CONFIG_POST
  265. /*
  266. * Returns 1 if keys pressed to start the power-on long-running tests
  267. * Called from board_init_f().
  268. */
  269. int post_hotkeys_pressed(void)
  270. {
  271. return (ctrlc());
  272. }
  273. #endif