start.S 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389
  1. /*
  2. * armboot - Startup Code for ARM720 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include "config.h"
  26. #include "version.h"
  27. /*
  28. *************************************************************************
  29. *
  30. * Jump vector table as in table 3.1 in [1]
  31. *
  32. *************************************************************************
  33. */
  34. .globl _start
  35. _start: b reset
  36. ldr pc, _undefined_instruction
  37. ldr pc, _software_interrupt
  38. ldr pc, _prefetch_abort
  39. ldr pc, _data_abort
  40. ldr pc, _not_used
  41. ldr pc, _irq
  42. ldr pc, _fiq
  43. _undefined_instruction: .word undefined_instruction
  44. _software_interrupt: .word software_interrupt
  45. _prefetch_abort: .word prefetch_abort
  46. _data_abort: .word data_abort
  47. _not_used: .word not_used
  48. _irq: .word irq
  49. _fiq: .word fiq
  50. .balignl 16,0xdeadbeef
  51. /*
  52. *************************************************************************
  53. *
  54. * Startup Code (reset vector)
  55. *
  56. * do important init only if we don't start from memory!
  57. * relocate armboot to ram
  58. * setup stack
  59. * jump to second stage
  60. *
  61. *************************************************************************
  62. */
  63. _TEXT_BASE:
  64. .word TEXT_BASE
  65. .globl _armboot_start
  66. _armboot_start:
  67. .word _start
  68. /*
  69. * These are defined in the board-specific linker script.
  70. */
  71. .globl _bss_start
  72. _bss_start:
  73. .word __bss_start
  74. .globl _bss_end
  75. _bss_end:
  76. .word _end
  77. #ifdef CONFIG_USE_IRQ
  78. /* IRQ stack memory (calculated at run-time) */
  79. .globl IRQ_STACK_START
  80. IRQ_STACK_START:
  81. .word 0x0badc0de
  82. /* IRQ stack memory (calculated at run-time) */
  83. .globl FIQ_STACK_START
  84. FIQ_STACK_START:
  85. .word 0x0badc0de
  86. #endif
  87. /*
  88. * the actual reset code
  89. */
  90. reset:
  91. /*
  92. * set the cpu to SVC32 mode
  93. */
  94. mrs r0,cpsr
  95. bic r0,r0,#0x1f
  96. orr r0,r0,#0xd3 /* was 13 */
  97. msr cpsr,r0
  98. #ifdef CONFIG_INIT_CRITICAL
  99. /* scratch stack */
  100. /**** ldr r1, =0x00204000 ****/
  101. /* Insure word alignment */
  102. /**** bic r1, r1, #3 ****/
  103. /* Init stack SYS */
  104. /**** mov sp, r1 ****/
  105. /*
  106. * This does a lot more than just set up the memory, which
  107. * is why it's called lowlevel_init
  108. */
  109. bl lowlevel_init /* in lowlevel.S */
  110. /*
  111. * Read/modify/write CP15 control register
  112. * disable MMU, enable I-Cache, select Asychronous Clocking Mode
  113. */
  114. mrc p15, 0, r0, c1, c0, 0 @ read cp15 control register (cp15 r1) in r0
  115. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  116. bic r0, r0, #0x0000008f @ clear bits 7, 3:0 (B--- WCAM)
  117. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  118. orr r0, r0, #0x00000004 @ set bit 3 (C) D-Cache
  119. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  120. orr r0, r0, #0xC0000000 @ set bits 31:30 (iA, nF)
  121. mcr p15, 0, r0, c1, c0, 0 @ write r0 in cp15 control register (cp15 r1)
  122. #endif /* CONFIG_INIT_CRITICAL */
  123. /*
  124. * relocate exeception table
  125. */
  126. ldr r0, =_start
  127. ldr r1, =0x0
  128. mov r2, #16
  129. copyex:
  130. subs r2, r2, #1
  131. ldr r3, [r0], #4
  132. str r3, [r1], #4
  133. bne copyex
  134. /*
  135. * we do sys-critical inits only at reboot,
  136. * not when booting from ram!
  137. */
  138. #ifdef CONFIG_INIT_CRITICAL
  139. bl cpu_init_crit
  140. relocate: /* relocate U-Boot to RAM */
  141. adr r0, _start /* r0 <- current position of code */
  142. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  143. cmp r0, r1 /* don't reloc during debug */
  144. beq stack_setup
  145. ldr r2, _armboot_start
  146. ldr r3, _bss_start
  147. sub r2, r3, r2 /* r2 <- size of armboot */
  148. add r2, r0, r2 /* r2 <- source end address */
  149. copy_loop:
  150. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  151. stmia r1!, {r3-r10} /* copy to target address [r1] */
  152. cmp r0, r2 /* until source end addreee [r2] */
  153. ble copy_loop
  154. #endif /* CONFIG_INIT_CRITICAL */
  155. /* Set up the stack */
  156. stack_setup:
  157. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  158. sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
  159. sub r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo */
  160. #ifdef CONFIG_USE_IRQ
  161. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  162. #endif
  163. sub sp, r0, #12 /* leave 3 words for abort-stack */
  164. clear_bss:
  165. ldr r0, _bss_start /* find start of bss segment */
  166. ldr r1, _bss_end /* stop here */
  167. mov r2, #0x00000000 /* clear */
  168. clbss_l:str r2, [r0] /* clear loop... */
  169. add r0, r0, #4
  170. cmp r0, r1
  171. ble clbss_l
  172. ldr pc,_start_armboot
  173. _start_armboot: .word start_armboot
  174. /*
  175. *************************************************************************
  176. *
  177. * CPU_init_critical registers
  178. *
  179. *************************************************************************
  180. */
  181. cpu_init_crit:
  182. /* do nothing for now */
  183. mov pc, lr
  184. /*
  185. *************************************************************************
  186. *
  187. * Interrupt handling
  188. *
  189. *************************************************************************
  190. */
  191. @
  192. @ IRQ stack frame.
  193. @
  194. #define S_FRAME_SIZE 72
  195. #define S_OLD_R0 68
  196. #define S_PSR 64
  197. #define S_PC 60
  198. #define S_LR 56
  199. #define S_SP 52
  200. #define S_IP 48
  201. #define S_FP 44
  202. #define S_R10 40
  203. #define S_R9 36
  204. #define S_R8 32
  205. #define S_R7 28
  206. #define S_R6 24
  207. #define S_R5 20
  208. #define S_R4 16
  209. #define S_R3 12
  210. #define S_R2 8
  211. #define S_R1 4
  212. #define S_R0 0
  213. #define MODE_SVC 0x13
  214. #define I_BIT 0x80
  215. /*
  216. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  217. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  218. */
  219. .macro bad_save_user_regs
  220. sub sp, sp, #S_FRAME_SIZE
  221. stmia sp, {r0 - r12} @ Calling r0-r12
  222. add r8, sp, #S_PC
  223. ldr r2, _armboot_start
  224. sub r2, r2, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  225. sub r2, r2, #(CFG_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  226. ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
  227. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  228. add r5, sp, #S_SP
  229. mov r1, lr
  230. stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
  231. mov r0, sp
  232. .endm
  233. .macro irq_save_user_regs
  234. sub sp, sp, #S_FRAME_SIZE
  235. stmia sp, {r0 - r12} @ Calling r0-r12
  236. add r8, sp, #S_PC
  237. stmdb r8, {sp, lr}^ @ Calling SP, LR
  238. str lr, [r8, #0] @ Save calling PC
  239. mrs r6, spsr
  240. str r6, [r8, #4] @ Save CPSR
  241. str r0, [r8, #8] @ Save OLD_R0
  242. mov r0, sp
  243. .endm
  244. .macro irq_restore_user_regs
  245. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  246. mov r0, r0
  247. ldr lr, [sp, #S_PC] @ Get PC
  248. add sp, sp, #S_FRAME_SIZE
  249. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  250. .endm
  251. .macro get_bad_stack
  252. ldr r13, _armboot_start @ setup our mode stack
  253. sub r13, r13, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  254. sub r13, r13, #(CFG_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  255. str lr, [r13] @ save caller lr / spsr
  256. mrs lr, spsr
  257. str lr, [r13, #4]
  258. mov r13, #MODE_SVC @ prepare SVC-Mode
  259. msr spsr_c, r13
  260. mov lr, pc
  261. movs pc, lr
  262. .endm
  263. .macro get_irq_stack @ setup IRQ stack
  264. ldr sp, IRQ_STACK_START
  265. .endm
  266. .macro get_fiq_stack @ setup FIQ stack
  267. ldr sp, FIQ_STACK_START
  268. .endm
  269. /*
  270. * exception handlers
  271. */
  272. .align 5
  273. undefined_instruction:
  274. get_bad_stack
  275. bad_save_user_regs
  276. bl do_undefined_instruction
  277. .align 5
  278. software_interrupt:
  279. get_bad_stack
  280. bad_save_user_regs
  281. bl do_software_interrupt
  282. .align 5
  283. prefetch_abort:
  284. get_bad_stack
  285. bad_save_user_regs
  286. bl do_prefetch_abort
  287. .align 5
  288. data_abort:
  289. get_bad_stack
  290. bad_save_user_regs
  291. bl do_data_abort
  292. .align 5
  293. not_used:
  294. get_bad_stack
  295. bad_save_user_regs
  296. bl do_not_used
  297. #ifdef CONFIG_USE_IRQ
  298. .align 5
  299. irq:
  300. get_irq_stack
  301. irq_save_user_regs
  302. bl do_irq
  303. irq_restore_user_regs
  304. .align 5
  305. fiq:
  306. get_fiq_stack
  307. /* someone ought to write a more effiction fiq_save_user_regs */
  308. irq_save_user_regs
  309. bl do_fiq
  310. irq_restore_user_regs
  311. #else
  312. .align 5
  313. irq:
  314. get_bad_stack
  315. bad_save_user_regs
  316. bl do_irq
  317. .align 5
  318. fiq:
  319. get_bad_stack
  320. bad_save_user_regs
  321. bl do_fiq
  322. #endif
  323. .align 5
  324. .globl reset_cpu
  325. reset_cpu:
  326. mov pc, r0