mxsmmc.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440
  1. /*
  2. * Freescale i.MX28 SSP MMC driver
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * Based on code from LTIB:
  8. * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
  9. * Terry Lv
  10. *
  11. * Copyright 2007, Freescale Semiconductor, Inc
  12. * Andy Fleming
  13. *
  14. * Based vaguely on the pxa mmc code:
  15. * (C) Copyright 2003
  16. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  17. *
  18. * See file CREDITS for list of people who contributed to this
  19. * project.
  20. *
  21. * This program is free software; you can redistribute it and/or
  22. * modify it under the terms of the GNU General Public License as
  23. * published by the Free Software Foundation; either version 2 of
  24. * the License, or (at your option) any later version.
  25. *
  26. * This program is distributed in the hope that it will be useful,
  27. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  28. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  29. * GNU General Public License for more details.
  30. *
  31. * You should have received a copy of the GNU General Public License
  32. * along with this program; if not, write to the Free Software
  33. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  34. * MA 02111-1307 USA
  35. */
  36. #include <common.h>
  37. #include <malloc.h>
  38. #include <mmc.h>
  39. #include <asm/errno.h>
  40. #include <asm/io.h>
  41. #include <asm/arch/clock.h>
  42. #include <asm/arch/imx-regs.h>
  43. #include <asm/arch/sys_proto.h>
  44. #include <asm/arch/dma.h>
  45. struct mxsmmc_priv {
  46. int id;
  47. struct mxs_ssp_regs *regs;
  48. uint32_t clkseq_bypass;
  49. uint32_t *clkctrl_ssp;
  50. uint32_t buswidth;
  51. int (*mmc_is_wp)(int);
  52. struct mxs_dma_desc *desc;
  53. };
  54. #define MXSMMC_MAX_TIMEOUT 10000
  55. #define MXSMMC_SMALL_TRANSFER 512
  56. static int mxsmmc_send_cmd_pio(struct mxsmmc_priv *priv, struct mmc_data *data)
  57. {
  58. struct mxs_ssp_regs *ssp_regs = priv->regs;
  59. uint32_t *data_ptr;
  60. int timeout = MXSMMC_MAX_TIMEOUT;
  61. uint32_t reg;
  62. uint32_t data_count = data->blocksize * data->blocks;
  63. if (data->flags & MMC_DATA_READ) {
  64. data_ptr = (uint32_t *)data->dest;
  65. while (data_count && --timeout) {
  66. reg = readl(&ssp_regs->hw_ssp_status);
  67. if (!(reg & SSP_STATUS_FIFO_EMPTY)) {
  68. *data_ptr++ = readl(&ssp_regs->hw_ssp_data);
  69. data_count -= 4;
  70. timeout = MXSMMC_MAX_TIMEOUT;
  71. } else
  72. udelay(1000);
  73. }
  74. } else {
  75. data_ptr = (uint32_t *)data->src;
  76. timeout *= 100;
  77. while (data_count && --timeout) {
  78. reg = readl(&ssp_regs->hw_ssp_status);
  79. if (!(reg & SSP_STATUS_FIFO_FULL)) {
  80. writel(*data_ptr++, &ssp_regs->hw_ssp_data);
  81. data_count -= 4;
  82. timeout = MXSMMC_MAX_TIMEOUT;
  83. } else
  84. udelay(1000);
  85. }
  86. }
  87. return timeout ? 0 : COMM_ERR;
  88. }
  89. static int mxsmmc_send_cmd_dma(struct mxsmmc_priv *priv, struct mmc_data *data)
  90. {
  91. uint32_t data_count = data->blocksize * data->blocks;
  92. uint32_t cache_data_count;
  93. int dmach;
  94. struct mxs_dma_desc *desc = priv->desc;
  95. memset(desc, 0, sizeof(struct mxs_dma_desc));
  96. desc->address = (dma_addr_t)desc;
  97. if (data_count % ARCH_DMA_MINALIGN)
  98. cache_data_count = roundup(data_count, ARCH_DMA_MINALIGN);
  99. else
  100. cache_data_count = data_count;
  101. if (data->flags & MMC_DATA_READ) {
  102. priv->desc->cmd.data = MXS_DMA_DESC_COMMAND_DMA_WRITE;
  103. priv->desc->cmd.address = (dma_addr_t)data->dest;
  104. } else {
  105. priv->desc->cmd.data = MXS_DMA_DESC_COMMAND_DMA_READ;
  106. priv->desc->cmd.address = (dma_addr_t)data->src;
  107. /* Flush data to DRAM so DMA can pick them up */
  108. flush_dcache_range((uint32_t)priv->desc->cmd.address,
  109. (uint32_t)(priv->desc->cmd.address + cache_data_count));
  110. }
  111. /* Invalidate the area, so no writeback into the RAM races with DMA */
  112. invalidate_dcache_range((uint32_t)priv->desc->cmd.address,
  113. (uint32_t)(priv->desc->cmd.address + cache_data_count));
  114. priv->desc->cmd.data |= MXS_DMA_DESC_IRQ | MXS_DMA_DESC_DEC_SEM |
  115. (data_count << MXS_DMA_DESC_BYTES_OFFSET);
  116. dmach = MXS_DMA_CHANNEL_AHB_APBH_SSP0 + priv->id;
  117. mxs_dma_desc_append(dmach, priv->desc);
  118. if (mxs_dma_go(dmach))
  119. return COMM_ERR;
  120. /* The data arrived into DRAM, invalidate cache over them */
  121. if (data->flags & MMC_DATA_READ) {
  122. invalidate_dcache_range((uint32_t)priv->desc->cmd.address,
  123. (uint32_t)(priv->desc->cmd.address + cache_data_count));
  124. }
  125. return 0;
  126. }
  127. /*
  128. * Sends a command out on the bus. Takes the mmc pointer,
  129. * a command pointer, and an optional data pointer.
  130. */
  131. static int
  132. mxsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
  133. {
  134. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  135. struct mxs_ssp_regs *ssp_regs = priv->regs;
  136. uint32_t reg;
  137. int timeout;
  138. uint32_t ctrl0;
  139. int ret;
  140. debug("MMC%d: CMD%d\n", mmc->block_dev.dev, cmd->cmdidx);
  141. /* Check bus busy */
  142. timeout = MXSMMC_MAX_TIMEOUT;
  143. while (--timeout) {
  144. udelay(1000);
  145. reg = readl(&ssp_regs->hw_ssp_status);
  146. if (!(reg &
  147. (SSP_STATUS_BUSY | SSP_STATUS_DATA_BUSY |
  148. SSP_STATUS_CMD_BUSY))) {
  149. break;
  150. }
  151. }
  152. if (!timeout) {
  153. printf("MMC%d: Bus busy timeout!\n", mmc->block_dev.dev);
  154. return TIMEOUT;
  155. }
  156. /* See if card is present */
  157. if (readl(&ssp_regs->hw_ssp_status) & SSP_STATUS_CARD_DETECT) {
  158. printf("MMC%d: No card detected!\n", mmc->block_dev.dev);
  159. return NO_CARD_ERR;
  160. }
  161. /* Start building CTRL0 contents */
  162. ctrl0 = priv->buswidth;
  163. /* Set up command */
  164. if (!(cmd->resp_type & MMC_RSP_CRC))
  165. ctrl0 |= SSP_CTRL0_IGNORE_CRC;
  166. if (cmd->resp_type & MMC_RSP_PRESENT) /* Need to get response */
  167. ctrl0 |= SSP_CTRL0_GET_RESP;
  168. if (cmd->resp_type & MMC_RSP_136) /* It's a 136 bits response */
  169. ctrl0 |= SSP_CTRL0_LONG_RESP;
  170. if (data && (data->blocksize * data->blocks < MXSMMC_SMALL_TRANSFER))
  171. writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_clr);
  172. else
  173. writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_set);
  174. /* Command index */
  175. reg = readl(&ssp_regs->hw_ssp_cmd0);
  176. reg &= ~(SSP_CMD0_CMD_MASK | SSP_CMD0_APPEND_8CYC);
  177. reg |= cmd->cmdidx << SSP_CMD0_CMD_OFFSET;
  178. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  179. reg |= SSP_CMD0_APPEND_8CYC;
  180. writel(reg, &ssp_regs->hw_ssp_cmd0);
  181. /* Command argument */
  182. writel(cmd->cmdarg, &ssp_regs->hw_ssp_cmd1);
  183. /* Set up data */
  184. if (data) {
  185. /* READ or WRITE */
  186. if (data->flags & MMC_DATA_READ) {
  187. ctrl0 |= SSP_CTRL0_READ;
  188. } else if (priv->mmc_is_wp &&
  189. priv->mmc_is_wp(mmc->block_dev.dev)) {
  190. printf("MMC%d: Can not write a locked card!\n",
  191. mmc->block_dev.dev);
  192. return UNUSABLE_ERR;
  193. }
  194. ctrl0 |= SSP_CTRL0_DATA_XFER;
  195. reg = ((data->blocks - 1) <<
  196. SSP_BLOCK_SIZE_BLOCK_COUNT_OFFSET) |
  197. ((ffs(data->blocksize) - 1) <<
  198. SSP_BLOCK_SIZE_BLOCK_SIZE_OFFSET);
  199. writel(reg, &ssp_regs->hw_ssp_block_size);
  200. reg = data->blocksize * data->blocks;
  201. writel(reg, &ssp_regs->hw_ssp_xfer_size);
  202. }
  203. /* Kick off the command */
  204. ctrl0 |= SSP_CTRL0_WAIT_FOR_IRQ | SSP_CTRL0_ENABLE | SSP_CTRL0_RUN;
  205. writel(ctrl0, &ssp_regs->hw_ssp_ctrl0);
  206. /* Wait for the command to complete */
  207. timeout = MXSMMC_MAX_TIMEOUT;
  208. while (--timeout) {
  209. udelay(1000);
  210. reg = readl(&ssp_regs->hw_ssp_status);
  211. if (!(reg & SSP_STATUS_CMD_BUSY))
  212. break;
  213. }
  214. if (!timeout) {
  215. printf("MMC%d: Command %d busy\n",
  216. mmc->block_dev.dev, cmd->cmdidx);
  217. return TIMEOUT;
  218. }
  219. /* Check command timeout */
  220. if (reg & SSP_STATUS_RESP_TIMEOUT) {
  221. printf("MMC%d: Command %d timeout (status 0x%08x)\n",
  222. mmc->block_dev.dev, cmd->cmdidx, reg);
  223. return TIMEOUT;
  224. }
  225. /* Check command errors */
  226. if (reg & (SSP_STATUS_RESP_CRC_ERR | SSP_STATUS_RESP_ERR)) {
  227. printf("MMC%d: Command %d error (status 0x%08x)!\n",
  228. mmc->block_dev.dev, cmd->cmdidx, reg);
  229. return COMM_ERR;
  230. }
  231. /* Copy response to response buffer */
  232. if (cmd->resp_type & MMC_RSP_136) {
  233. cmd->response[3] = readl(&ssp_regs->hw_ssp_sdresp0);
  234. cmd->response[2] = readl(&ssp_regs->hw_ssp_sdresp1);
  235. cmd->response[1] = readl(&ssp_regs->hw_ssp_sdresp2);
  236. cmd->response[0] = readl(&ssp_regs->hw_ssp_sdresp3);
  237. } else
  238. cmd->response[0] = readl(&ssp_regs->hw_ssp_sdresp0);
  239. /* Return if no data to process */
  240. if (!data)
  241. return 0;
  242. if (data->blocksize * data->blocks < MXSMMC_SMALL_TRANSFER) {
  243. ret = mxsmmc_send_cmd_pio(priv, data);
  244. if (ret) {
  245. printf("MMC%d: Data timeout with command %d "
  246. "(status 0x%08x)!\n",
  247. mmc->block_dev.dev, cmd->cmdidx, reg);
  248. return ret;
  249. }
  250. } else {
  251. ret = mxsmmc_send_cmd_dma(priv, data);
  252. if (ret) {
  253. printf("MMC%d: DMA transfer failed\n",
  254. mmc->block_dev.dev);
  255. return ret;
  256. }
  257. }
  258. /* Check data errors */
  259. reg = readl(&ssp_regs->hw_ssp_status);
  260. if (reg &
  261. (SSP_STATUS_TIMEOUT | SSP_STATUS_DATA_CRC_ERR |
  262. SSP_STATUS_FIFO_OVRFLW | SSP_STATUS_FIFO_UNDRFLW)) {
  263. printf("MMC%d: Data error with command %d (status 0x%08x)!\n",
  264. mmc->block_dev.dev, cmd->cmdidx, reg);
  265. return COMM_ERR;
  266. }
  267. return 0;
  268. }
  269. static void mxsmmc_set_ios(struct mmc *mmc)
  270. {
  271. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  272. struct mxs_ssp_regs *ssp_regs = priv->regs;
  273. /* Set the clock speed */
  274. if (mmc->clock)
  275. mx28_set_ssp_busclock(priv->id, mmc->clock / 1000);
  276. switch (mmc->bus_width) {
  277. case 1:
  278. priv->buswidth = SSP_CTRL0_BUS_WIDTH_ONE_BIT;
  279. break;
  280. case 4:
  281. priv->buswidth = SSP_CTRL0_BUS_WIDTH_FOUR_BIT;
  282. break;
  283. case 8:
  284. priv->buswidth = SSP_CTRL0_BUS_WIDTH_EIGHT_BIT;
  285. break;
  286. }
  287. /* Set the bus width */
  288. clrsetbits_le32(&ssp_regs->hw_ssp_ctrl0,
  289. SSP_CTRL0_BUS_WIDTH_MASK, priv->buswidth);
  290. debug("MMC%d: Set %d bits bus width\n",
  291. mmc->block_dev.dev, mmc->bus_width);
  292. }
  293. static int mxsmmc_init(struct mmc *mmc)
  294. {
  295. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  296. struct mxs_ssp_regs *ssp_regs = priv->regs;
  297. /* Reset SSP */
  298. mxs_reset_block(&ssp_regs->hw_ssp_ctrl0_reg);
  299. /* 8 bits word length in MMC mode */
  300. clrsetbits_le32(&ssp_regs->hw_ssp_ctrl1,
  301. SSP_CTRL1_SSP_MODE_MASK | SSP_CTRL1_WORD_LENGTH_MASK |
  302. SSP_CTRL1_DMA_ENABLE,
  303. SSP_CTRL1_SSP_MODE_SD_MMC | SSP_CTRL1_WORD_LENGTH_EIGHT_BITS);
  304. /* Set initial bit clock 400 KHz */
  305. mx28_set_ssp_busclock(priv->id, 400);
  306. /* Send initial 74 clock cycles (185 us @ 400 KHz)*/
  307. writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_set);
  308. udelay(200);
  309. writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_clr);
  310. return 0;
  311. }
  312. int mxsmmc_initialize(bd_t *bis, int id, int (*wp)(int))
  313. {
  314. struct mxs_clkctrl_regs *clkctrl_regs =
  315. (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
  316. struct mmc *mmc = NULL;
  317. struct mxsmmc_priv *priv = NULL;
  318. int ret;
  319. mmc = malloc(sizeof(struct mmc));
  320. if (!mmc)
  321. return -ENOMEM;
  322. priv = malloc(sizeof(struct mxsmmc_priv));
  323. if (!priv) {
  324. free(mmc);
  325. return -ENOMEM;
  326. }
  327. priv->desc = mxs_dma_desc_alloc();
  328. if (!priv->desc) {
  329. free(priv);
  330. free(mmc);
  331. return -ENOMEM;
  332. }
  333. ret = mxs_dma_init_channel(id);
  334. if (ret)
  335. return ret;
  336. priv->mmc_is_wp = wp;
  337. priv->id = id;
  338. switch (id) {
  339. case 0:
  340. priv->regs = (struct mxs_ssp_regs *)MXS_SSP0_BASE;
  341. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP0;
  342. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp0;
  343. break;
  344. case 1:
  345. priv->regs = (struct mxs_ssp_regs *)MXS_SSP1_BASE;
  346. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP1;
  347. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp1;
  348. break;
  349. case 2:
  350. priv->regs = (struct mxs_ssp_regs *)MXS_SSP2_BASE;
  351. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP2;
  352. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp2;
  353. break;
  354. case 3:
  355. priv->regs = (struct mxs_ssp_regs *)MXS_SSP3_BASE;
  356. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP3;
  357. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp3;
  358. break;
  359. }
  360. sprintf(mmc->name, "MXS MMC");
  361. mmc->send_cmd = mxsmmc_send_cmd;
  362. mmc->set_ios = mxsmmc_set_ios;
  363. mmc->init = mxsmmc_init;
  364. mmc->getcd = NULL;
  365. mmc->priv = priv;
  366. mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
  367. mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT |
  368. MMC_MODE_HS_52MHz | MMC_MODE_HS;
  369. /*
  370. * SSPCLK = 480 * 18 / 29 / 1 = 297.731 MHz
  371. * SSP bit rate = SSPCLK / (CLOCK_DIVIDE * (1 + CLOCK_RATE)),
  372. * CLOCK_DIVIDE has to be an even value from 2 to 254, and
  373. * CLOCK_RATE could be any integer from 0 to 255.
  374. */
  375. mmc->f_min = 400000;
  376. mmc->f_max = mxc_get_clock(MXC_SSP0_CLK + id) * 1000 / 2;
  377. mmc->b_max = 0x20;
  378. mmc_register(mmc);
  379. return 0;
  380. }