MPC8349EMDS.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716
  1. /*
  2. * (C) Copyright 2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * mpc8349emds board configuration file
  25. *
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. #undef DEBUG
  30. /*
  31. * High Level Configuration Options
  32. */
  33. #define CONFIG_E300 1 /* E300 Family */
  34. #define CONFIG_MPC83XX 1 /* MPC83XX family */
  35. #define CONFIG_MPC8349 1 /* MPC8349 specific */
  36. #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */
  37. #undef CONFIG_PCI
  38. #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
  39. #define PCI_66M
  40. #ifdef PCI_66M
  41. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  42. #else
  43. #define CONFIG_83XX_CLKIN 33000000 /* in Hz */
  44. #endif
  45. #ifndef CONFIG_SYS_CLK_FREQ
  46. #ifdef PCI_66M
  47. #define CONFIG_SYS_CLK_FREQ 66000000
  48. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
  49. #else
  50. #define CONFIG_SYS_CLK_FREQ 33000000
  51. #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
  52. #endif
  53. #endif
  54. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  55. #define CFG_IMMRBAR 0xE0000000
  56. #undef CFG_DRAM_TEST /* memory test, takes time */
  57. #define CFG_MEMTEST_START 0x00000000 /* memtest region */
  58. #define CFG_MEMTEST_END 0x00100000
  59. /*
  60. * DDR Setup
  61. */
  62. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  63. #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
  64. #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
  65. /*
  66. * 32-bit data path mode.
  67. *
  68. * Please note that using this mode for devices with the real density of 64-bit
  69. * effectively reduces the amount of available memory due to the effect of
  70. * wrapping around while translating address to row/columns, for example in the
  71. * 256MB module the upper 128MB get aliased with contents of the lower
  72. * 128MB); normally this define should be used for devices with real 32-bit
  73. * data path.
  74. */
  75. #undef CONFIG_DDR_32BIT
  76. #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/
  77. #define CFG_SDRAM_BASE CFG_DDR_BASE
  78. #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE
  79. #undef CONFIG_DDR_2T_TIMING
  80. #if defined(CONFIG_SPD_EEPROM)
  81. /*
  82. * Determine DDR configuration from I2C interface.
  83. */
  84. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  85. #else
  86. /*
  87. * Manually set up DDR parameters
  88. */
  89. #define CFG_DDR_SIZE 256 /* MB */
  90. #define CFG_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
  91. #define CFG_DDR_TIMING_1 0x36332321
  92. #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
  93. #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
  94. #define CFG_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
  95. #if defined(CONFIG_DDR_32BIT)
  96. /* set burst length to 8 for 32-bit data path */
  97. #define CFG_DDR_MODE 0x00000023 /* DLL,normal,seq,4/2.5, 8 burst len */
  98. #else
  99. /* the default burst length is 4 - for 64-bit data path */
  100. #define CFG_DDR_MODE 0x00000022 /* DLL,normal,seq,4/2.5, 4 burst len */
  101. #endif
  102. #endif
  103. /*
  104. * SDRAM on the Local Bus
  105. */
  106. #define CFG_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
  107. #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  108. /*
  109. * FLASH on the Local Bus
  110. */
  111. #define CFG_FLASH_CFI /* use the Common Flash Interface */
  112. #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */
  113. #define CFG_FLASH_BASE 0xFE000000 /* start of FLASH */
  114. #define CFG_FLASH_SIZE 8 /* flash size in MB */
  115. /* #define CFG_FLASH_USE_BUFFER_WRITE */
  116. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | /* flash Base address */ \
  117. (2 << BR_PS_SHIFT) | /* 32 bit port size */ \
  118. BR_V) /* valid */
  119. #define CFG_OR0_PRELIM 0xFF806FF7 /* 8 MB flash size */
  120. #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* window base at flash base */
  121. #define CFG_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */
  122. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  123. #define CFG_MAX_FLASH_SECT 64 /* sectors per device */
  124. #undef CFG_FLASH_CHECKSUM
  125. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  126. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  127. #define CFG_MID_FLASH_JUMP 0x7F000000
  128. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  129. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  130. #define CFG_RAMBOOT
  131. #else
  132. #undef CFG_RAMBOOT
  133. #endif
  134. /*
  135. * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
  136. */
  137. #define CFG_BCSR 0xE2400000
  138. #define CFG_LBLAWBAR1_PRELIM CFG_BCSR /* Access window base at BCSR base */
  139. #define CFG_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */
  140. #define CFG_BR1_PRELIM (CFG_BCSR|0x00000801) /* Port-size=8bit, MSEL=GPCM */
  141. #define CFG_OR1_PRELIM 0xFFFFE8F0 /* length 32K */
  142. #define CONFIG_L1_INIT_RAM
  143. #define CFG_INIT_RAM_LOCK 1
  144. #define CFG_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
  145. #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/
  146. #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  147. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  148. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  149. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  150. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  151. /*
  152. * Local Bus LCRR and LBCR regs
  153. * LCRR: DLL bypass, Clock divider is 4
  154. * External Local Bus rate is
  155. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  156. */
  157. #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
  158. #define CFG_LBC_LBCR 0x00000000
  159. #define CFG_LB_SDRAM /* if board has SRDAM on local bus */
  160. #ifdef CFG_LB_SDRAM
  161. /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */
  162. /*
  163. * Base Register 2 and Option Register 2 configure SDRAM.
  164. * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
  165. *
  166. * For BR2, need:
  167. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  168. * port-size = 32-bits = BR2[19:20] = 11
  169. * no parity checking = BR2[21:22] = 00
  170. * SDRAM for MSEL = BR2[24:26] = 011
  171. * Valid = BR[31] = 1
  172. *
  173. * 0 4 8 12 16 20 24 28
  174. * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
  175. *
  176. * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
  177. * FIXME: the top 17 bits of BR2.
  178. */
  179. #define CFG_BR2_PRELIM 0xF0001861 /* Port-size=32bit, MSEL=SDRAM */
  180. #define CFG_LBLAWBAR2_PRELIM 0xF0000000
  181. #define CFG_LBLAWAR2_PRELIM 0x80000019 /* 64M */
  182. /*
  183. * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
  184. *
  185. * For OR2, need:
  186. * 64MB mask for AM, OR2[0:7] = 1111 1100
  187. * XAM, OR2[17:18] = 11
  188. * 9 columns OR2[19-21] = 010
  189. * 13 rows OR2[23-25] = 100
  190. * EAD set for extra time OR[31] = 1
  191. *
  192. * 0 4 8 12 16 20 24 28
  193. * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
  194. */
  195. #define CFG_OR2_PRELIM 0xFC006901
  196. #define CFG_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
  197. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
  198. /*
  199. * LSDMR masks
  200. */
  201. #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
  202. #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
  203. #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
  204. #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16))
  205. #define CFG_LBC_LSDMR_RFCR8 (5 << (31 - 16))
  206. #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
  207. #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
  208. #define CFG_LBC_LSDMR_PRETOACT6 (5 << (31 - 19))
  209. #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
  210. #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
  211. #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
  212. #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
  213. #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
  214. #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27))
  215. #define CFG_LBC_LSDMR_WRC3 (3 << (31 - 27))
  216. #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
  217. #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29))
  218. #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
  219. #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
  220. #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
  221. #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
  222. #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
  223. #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
  224. #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
  225. #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
  226. #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
  227. #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFEN \
  228. | CFG_LBC_LSDMR_BSMA1516 \
  229. | CFG_LBC_LSDMR_RFCR8 \
  230. | CFG_LBC_LSDMR_PRETOACT6 \
  231. | CFG_LBC_LSDMR_ACTTORW3 \
  232. | CFG_LBC_LSDMR_BL8 \
  233. | CFG_LBC_LSDMR_WRC3 \
  234. | CFG_LBC_LSDMR_CL3 \
  235. )
  236. /*
  237. * SDRAM Controller configuration sequence.
  238. */
  239. #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
  240. | CFG_LBC_LSDMR_OP_PCHALL)
  241. #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
  242. | CFG_LBC_LSDMR_OP_ARFRSH)
  243. #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
  244. | CFG_LBC_LSDMR_OP_ARFRSH)
  245. #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
  246. | CFG_LBC_LSDMR_OP_MRW)
  247. #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
  248. | CFG_LBC_LSDMR_OP_NORMAL)
  249. #endif
  250. /*
  251. * Serial Port
  252. */
  253. #define CONFIG_CONS_INDEX 1
  254. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  255. #define CFG_NS16550
  256. #define CFG_NS16550_SERIAL
  257. #define CFG_NS16550_REG_SIZE 1
  258. #define CFG_NS16550_CLK get_bus_freq(0)
  259. #define CFG_BAUDRATE_TABLE \
  260. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  261. #define CFG_NS16550_COM1 (CFG_IMMRBAR+0x4500)
  262. #define CFG_NS16550_COM2 (CFG_IMMRBAR+0x4600)
  263. /* Use the HUSH parser */
  264. #define CFG_HUSH_PARSER
  265. #ifdef CFG_HUSH_PARSER
  266. #define CFG_PROMPT_HUSH_PS2 "> "
  267. #endif
  268. /* I2C */
  269. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  270. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  271. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  272. #define CFG_I2C_SLAVE 0x7F
  273. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  274. #define CFG_I2C_OFFSET 0x3000
  275. #define CFG_I2C2_OFFSET 0x3100
  276. /* TSEC */
  277. #define CFG_TSEC1_OFFSET 0x24000
  278. #define CFG_TSEC1 (CFG_IMMRBAR+CFG_TSEC1_OFFSET)
  279. #define CFG_TSEC2_OFFSET 0x25000
  280. #define CFG_TSEC2 (CFG_IMMRBAR+CFG_TSEC2_OFFSET)
  281. /* USB */
  282. #define CFG_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
  283. /*
  284. * General PCI
  285. * Addresses are mapped 1-1.
  286. */
  287. #define CFG_PCI1_MEM_BASE 0x80000000
  288. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  289. #define CFG_PCI1_MEM_SIZE 0x10000000 /* 256M */
  290. #define CFG_PCI1_MMIO_BASE 0x90000000
  291. #define CFG_PCI1_MMIO_PHYS CFG_PCI1_MMIO_BASE
  292. #define CFG_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  293. #define CFG_PCI1_IO_BASE 0x00000000
  294. #define CFG_PCI1_IO_PHYS 0xE2000000
  295. #define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */
  296. #define CFG_PCI2_MEM_BASE 0xA0000000
  297. #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
  298. #define CFG_PCI2_MEM_SIZE 0x10000000 /* 256M */
  299. #define CFG_PCI2_MMIO_BASE 0xB0000000
  300. #define CFG_PCI2_MMIO_PHYS CFG_PCI2_MMIO_BASE
  301. #define CFG_PCI2_MMIO_SIZE 0x10000000 /* 256M */
  302. #define CFG_PCI2_IO_BASE 0x00000000
  303. #define CFG_PCI2_IO_PHYS 0xE2100000
  304. #define CFG_PCI2_IO_SIZE 0x00100000 /* 1M */
  305. #if defined(CONFIG_PCI)
  306. #define PCI_ONE_PCI1
  307. #if defined(PCI_64BIT)
  308. #undef PCI_ALL_PCI1
  309. #undef PCI_TWO_PCI1
  310. #undef PCI_ONE_PCI1
  311. #endif
  312. #define CONFIG_NET_MULTI
  313. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  314. #undef CONFIG_EEPRO100
  315. #undef CONFIG_TULIP
  316. #if !defined(CONFIG_PCI_PNP)
  317. #define PCI_ENET0_IOADDR 0xFIXME
  318. #define PCI_ENET0_MEMADDR 0xFIXME
  319. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  320. #endif
  321. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  322. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  323. #endif /* CONFIG_PCI */
  324. /*
  325. * TSEC configuration
  326. */
  327. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  328. #if defined(CONFIG_TSEC_ENET)
  329. #ifndef CONFIG_NET_MULTI
  330. #define CONFIG_NET_MULTI 1
  331. #endif
  332. #define CONFIG_GMII 1 /* MII PHY management */
  333. #define CONFIG_MPC83XX_TSEC1 1
  334. #define CONFIG_MPC83XX_TSEC1_NAME "TSEC0"
  335. #define CONFIG_MPC83XX_TSEC2 1
  336. #define CONFIG_MPC83XX_TSEC2_NAME "TSEC1"
  337. #define TSEC1_PHY_ADDR 0
  338. #define TSEC2_PHY_ADDR 1
  339. #define TSEC1_PHYIDX 0
  340. #define TSEC2_PHYIDX 0
  341. /* Options are: TSEC[0-1] */
  342. #define CONFIG_ETHPRIME "TSEC0"
  343. #endif /* CONFIG_TSEC_ENET */
  344. /*
  345. * Configure on-board RTC
  346. */
  347. #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
  348. #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  349. /*
  350. * Environment
  351. */
  352. #ifndef CFG_RAMBOOT
  353. #define CFG_ENV_IS_IN_FLASH 1
  354. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  355. #define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  356. #define CFG_ENV_SIZE 0x2000
  357. /* Address and size of Redundant Environment Sector */
  358. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  359. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  360. #else
  361. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  362. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  363. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  364. #define CFG_ENV_SIZE 0x2000
  365. #endif
  366. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  367. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  368. #if defined(CFG_RAMBOOT)
  369. #if defined(CONFIG_PCI)
  370. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
  371. | CFG_CMD_PING \
  372. | CFG_CMD_PCI \
  373. | CFG_CMD_I2C \
  374. | CFG_CMD_DATE) \
  375. & \
  376. ~(CFG_CMD_ENV \
  377. | CFG_CMD_LOADS))
  378. #else
  379. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
  380. | CFG_CMD_PING \
  381. | CFG_CMD_I2C \
  382. | CFG_CMD_DATE) \
  383. & \
  384. ~(CFG_CMD_ENV \
  385. | CFG_CMD_LOADS))
  386. #endif
  387. #else
  388. #if defined(CONFIG_PCI)
  389. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  390. | CFG_CMD_PCI \
  391. | CFG_CMD_PING \
  392. | CFG_CMD_I2C \
  393. | CFG_CMD_DATE \
  394. )
  395. #else
  396. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  397. | CFG_CMD_PING \
  398. | CFG_CMD_I2C \
  399. | CFG_CMD_MII \
  400. | CFG_CMD_DATE \
  401. )
  402. #endif
  403. #endif
  404. #include <cmd_confdefs.h>
  405. #undef CONFIG_WATCHDOG /* watchdog disabled */
  406. /*
  407. * Miscellaneous configurable options
  408. */
  409. #define CFG_LONGHELP /* undef to save memory */
  410. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  411. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  412. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  413. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  414. #else
  415. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  416. #endif
  417. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  418. #define CFG_MAXARGS 16 /* max number of command args */
  419. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  420. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  421. /*
  422. * For booting Linux, the board info and command line data
  423. * have to be in the first 8 MB of memory, since this is
  424. * the maximum mapped by the Linux kernel during initialization.
  425. */
  426. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  427. /* Cache Configuration */
  428. #define CFG_DCACHE_SIZE 32768
  429. #define CFG_CACHELINE_SIZE 32
  430. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  431. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  432. #endif
  433. #define CFG_RCWH_PCIHOST 0x80000000 /* PCIHOST */
  434. #if 1 /*528/264*/
  435. #define CFG_HRCW_LOW (\
  436. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  437. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  438. HRCWL_CSB_TO_CLKIN |\
  439. HRCWL_VCO_1X2 |\
  440. HRCWL_CORE_TO_CSB_2X1)
  441. #elif 0 /*396/132*/
  442. #define CFG_HRCW_LOW (\
  443. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  444. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  445. HRCWL_CSB_TO_CLKIN |\
  446. HRCWL_VCO_1X4 |\
  447. HRCWL_CORE_TO_CSB_3X1)
  448. #elif 0 /*264/132*/
  449. #define CFG_HRCW_LOW (\
  450. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  451. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  452. HRCWL_CSB_TO_CLKIN |\
  453. HRCWL_VCO_1X4 |\
  454. HRCWL_CORE_TO_CSB_2X1)
  455. #elif 0 /*132/132*/
  456. #define CFG_HRCW_LOW (\
  457. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  458. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  459. HRCWL_CSB_TO_CLKIN |\
  460. HRCWL_VCO_1X4 |\
  461. HRCWL_CORE_TO_CSB_1X1)
  462. #elif 0 /*264/264 */
  463. #define CFG_HRCW_LOW (\
  464. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  465. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  466. HRCWL_CSB_TO_CLKIN |\
  467. HRCWL_VCO_1X4 |\
  468. HRCWL_CORE_TO_CSB_1X1)
  469. #endif
  470. #if defined(PCI_64BIT)
  471. #define CFG_HRCW_HIGH (\
  472. HRCWH_PCI_HOST |\
  473. HRCWH_64_BIT_PCI |\
  474. HRCWH_PCI1_ARBITER_ENABLE |\
  475. HRCWH_PCI2_ARBITER_DISABLE |\
  476. HRCWH_CORE_ENABLE |\
  477. HRCWH_FROM_0X00000100 |\
  478. HRCWH_BOOTSEQ_DISABLE |\
  479. HRCWH_SW_WATCHDOG_DISABLE |\
  480. HRCWH_ROM_LOC_LOCAL_16BIT |\
  481. HRCWH_TSEC1M_IN_GMII |\
  482. HRCWH_TSEC2M_IN_GMII )
  483. #else
  484. #define CFG_HRCW_HIGH (\
  485. HRCWH_PCI_HOST |\
  486. HRCWH_32_BIT_PCI |\
  487. HRCWH_PCI1_ARBITER_ENABLE |\
  488. HRCWH_PCI2_ARBITER_ENABLE |\
  489. HRCWH_CORE_ENABLE |\
  490. HRCWH_FROM_0X00000100 |\
  491. HRCWH_BOOTSEQ_DISABLE |\
  492. HRCWH_SW_WATCHDOG_DISABLE |\
  493. HRCWH_ROM_LOC_LOCAL_16BIT |\
  494. HRCWH_TSEC1M_IN_GMII |\
  495. HRCWH_TSEC2M_IN_GMII )
  496. #endif
  497. /* System IO Config */
  498. #define CFG_SICRH SICRH_TSOBI1
  499. #define CFG_SICRL SICRL_LDP_A
  500. #define CFG_HID0_INIT 0x000000000
  501. #define CFG_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
  502. /* #define CFG_HID0_FINAL (\
  503. HID0_ENABLE_INSTRUCTION_CACHE |\
  504. HID0_ENABLE_M_BIT |\
  505. HID0_ENABLE_ADDRESS_BROADCAST ) */
  506. #define CFG_HID2 HID2_HBE
  507. /* DDR @ 0x00000000 */
  508. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  509. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  510. /* PCI @ 0x80000000 */
  511. #ifdef CONFIG_PCI
  512. #define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  513. #define CFG_IBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  514. #define CFG_IBAT2L (CFG_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  515. #define CFG_IBAT2U (CFG_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  516. #else
  517. #define CFG_IBAT1L (0)
  518. #define CFG_IBAT1U (0)
  519. #define CFG_IBAT2L (0)
  520. #define CFG_IBAT2U (0)
  521. #endif
  522. #ifdef CONFIG_MPC83XX_PCI2
  523. #define CFG_IBAT3L (CFG_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  524. #define CFG_IBAT3U (CFG_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  525. #define CFG_IBAT4L (CFG_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  526. #define CFG_IBAT4U (CFG_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  527. #else
  528. #define CFG_IBAT3L (0)
  529. #define CFG_IBAT3U (0)
  530. #define CFG_IBAT4L (0)
  531. #define CFG_IBAT4U (0)
  532. #endif
  533. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
  534. #define CFG_IBAT5L (CFG_IMMRBAR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  535. #define CFG_IBAT5U (CFG_IMMRBAR | BATU_BL_256M | BATU_VS | BATU_VP)
  536. /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
  537. #define CFG_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
  538. #define CFG_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  539. #define CFG_IBAT7L (0)
  540. #define CFG_IBAT7U (0)
  541. #define CFG_DBAT0L CFG_IBAT0L
  542. #define CFG_DBAT0U CFG_IBAT0U
  543. #define CFG_DBAT1L CFG_IBAT1L
  544. #define CFG_DBAT1U CFG_IBAT1U
  545. #define CFG_DBAT2L CFG_IBAT2L
  546. #define CFG_DBAT2U CFG_IBAT2U
  547. #define CFG_DBAT3L CFG_IBAT3L
  548. #define CFG_DBAT3U CFG_IBAT3U
  549. #define CFG_DBAT4L CFG_IBAT4L
  550. #define CFG_DBAT4U CFG_IBAT4U
  551. #define CFG_DBAT5L CFG_IBAT5L
  552. #define CFG_DBAT5U CFG_IBAT5U
  553. #define CFG_DBAT6L CFG_IBAT6L
  554. #define CFG_DBAT6U CFG_IBAT6U
  555. #define CFG_DBAT7L CFG_IBAT7L
  556. #define CFG_DBAT7U CFG_IBAT7U
  557. /*
  558. * Internal Definitions
  559. *
  560. * Boot Flags
  561. */
  562. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  563. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  564. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  565. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  566. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  567. #endif
  568. /*
  569. * Environment Configuration
  570. */
  571. #define CONFIG_ENV_OVERWRITE
  572. #if defined(CONFIG_TSEC_ENET)
  573. #define CONFIG_ETHADDR 00:04:9f:ef:23:33
  574. #define CONFIG_HAS_ETH1
  575. #define CONFIG_ETH1ADDR 00:E0:0C:00:7E:21
  576. #endif
  577. #define CONFIG_IPADDR 192.168.205.5
  578. #define CONFIG_HOSTNAME mpc8349emds
  579. #define CONFIG_ROOTPATH /opt/eldk/ppc_6xx
  580. #define CONFIG_BOOTFILE /tftpboot/tqm83xx/uImage
  581. #define CONFIG_SERVERIP 192.168.1.1
  582. #define CONFIG_GATEWAYIP 192.168.1.1
  583. #define CONFIG_NETMASK 255.255.255.0
  584. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  585. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  586. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  587. #define CONFIG_BAUDRATE 115200
  588. #define CONFIG_PREBOOT "echo;" \
  589. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  590. "echo"
  591. #define CONFIG_EXTRA_ENV_SETTINGS \
  592. "netdev=eth0\0" \
  593. "hostname=mpc8349emds\0" \
  594. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  595. "nfsroot=${serverip}:${rootpath}\0" \
  596. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  597. "addip=setenv bootargs ${bootargs} " \
  598. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  599. ":${hostname}:${netdev}:off panic=1\0" \
  600. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  601. "flash_nfs=run nfsargs addip addtty;" \
  602. "bootm ${kernel_addr}\0" \
  603. "flash_self=run ramargs addip addtty;" \
  604. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  605. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  606. "bootm\0" \
  607. "rootpath=/opt/eldk/ppc_6xx\0" \
  608. "bootfile=/tftpboot/mpc8349emds/uImage\0" \
  609. "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
  610. "update=protect off fe000000 fe03ffff; " \
  611. "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0" \
  612. "upd=run load;run update\0" \
  613. ""
  614. #define CONFIG_BOOTCOMMAND "run flash_self"
  615. #endif /* __CONFIG_H */