m5271evb.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124
  1. /*
  2. * (C) Copyright 2000-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/m5271.h>
  25. #include <asm/immap_5271.h>
  26. int checkboard (void) {
  27. puts ("Board: Freescale M5271EVB\n");
  28. return 0;
  29. };
  30. long int initdram (int board_type) {
  31. int i;
  32. /* Enable Address lines 23-21 and lower 16bits of data path */
  33. mbar_writeByte(MCF_GPIO_PAR_AD, MCF_GPIO_AD_ADDR23 |
  34. MCF_GPIO_AD_ADDR22 | MCF_GPIO_AD_ADDR21 |
  35. MCF_GPIO_AD_DATAL);
  36. /* Set CS2 pin to be SD_CS0 */
  37. mbar_writeByte(MCF_GPIO_PAR_CS, mbar_readByte(MCF_GPIO_PAR_CS)
  38. | MCF_GPIO_PAR_CS_PAR_CS2);
  39. /* Configure SDRAM Control Pin Assignemnt Register */
  40. mbar_writeByte(MCF_GPIO_PAR_SDRAM, MCF_GPIO_SDRAM_CSSDCS_00 |
  41. MCF_GPIO_SDRAM_SDWE | MCF_GPIO_SDRAM_SCAS |
  42. MCF_GPIO_SDRAM_SRAS | MCF_GPIO_SDRAM_SCKE |
  43. MCF_GPIO_SDRAM_SDCS_11);
  44. /*
  45. * Check to see if the SDRAM has already been initialized
  46. * by a run control tool
  47. */
  48. if (!(mbar_readLong(MCF_SDRAMC_DACR0) & MCF_SDRAMC_DACRn_RE)) {
  49. /* Initialize DRAM Control Register: DCR */
  50. mbar_writeShort(MCF_SDRAMC_DCR,
  51. MCF_SDRAMC_DCR_RTIM(0x01)
  52. | MCF_SDRAMC_DCR_RC(0x30));
  53. /*
  54. * Initialize DACR0
  55. *
  56. * CASL: 01
  57. * CBM: cmd at A20, bank select bits 21 and up
  58. * PS: 32bit port size
  59. */
  60. mbar_writeLong(MCF_SDRAMC_DACR0,
  61. MCF_SDRAMC_DACRn_BA(CFG_SDRAM_BASE>>18)
  62. | MCF_SDRAMC_DACRn_CASL(1)
  63. | MCF_SDRAMC_DACRn_CBM(3)
  64. | MCF_SDRAMC_DACRn_PS(0));
  65. /* Initialize DMR0 */
  66. mbar_writeLong(MCF_SDRAMC_DMR0,
  67. MCF_SDRAMC_DMRn_BAM_16M
  68. | MCF_SDRAMC_DMRn_V);
  69. /* Set IP bit in DACR */
  70. mbar_writeLong(MCF_SDRAMC_DACR0, mbar_readLong(MCF_SDRAMC_DACR0)
  71. | MCF_SDRAMC_DACRn_IP);
  72. /* Wait at least 20ns to allow banks to precharge */
  73. for (i = 0; i < 5; i++)
  74. asm(" nop");
  75. /* Write to this block to initiate precharge */
  76. *(u32 *)(CFG_SDRAM_BASE) = 0xa5a5a5a5;
  77. /* Set RE bit in DACR */
  78. mbar_writeLong(MCF_SDRAMC_DACR0, mbar_readLong(MCF_SDRAMC_DACR0)
  79. | MCF_SDRAMC_DACRn_RE);
  80. /* Wait for at least 8 auto refresh cycles to occur */
  81. for (i = 0; i < 2000; i++)
  82. asm(" nop");
  83. /* Finish the configuration by issuing the MRS */
  84. mbar_writeLong(MCF_SDRAMC_DACR0, mbar_readLong(MCF_SDRAMC_DACR0)
  85. | MCF_SDRAMC_DACRn_MRS);
  86. /*
  87. * Write to the SDRAM Mode Register A0-A11 = 0x400
  88. *
  89. * Write Burst Mode = Programmed Burst Length
  90. * Op Mode = Standard Op
  91. * CAS Latency = 2
  92. * Burst Type = Sequential
  93. * Burst Length = 1
  94. */
  95. *(u32 *)(CFG_SDRAM_BASE + 0x400) = 0xa5a5a5a5;
  96. }
  97. return CFG_SDRAM_SIZE * 1024 * 1024;
  98. };
  99. int testdram (void) {
  100. /* TODO: XXX XXX XXX */
  101. printf ("DRAM test not implemented!\n");
  102. return (0);
  103. }