atstk1002.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. /*
  2. * Copyright (C) 2005-2006 Atmel Corporation
  3. *
  4. * Configuration settings for the ATSTK1002 CPU daughterboard
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. #define CONFIG_AVR32 1
  27. #define CONFIG_AT32AP 1
  28. #define CONFIG_AT32AP7000 1
  29. #define CONFIG_ATSTK1002 1
  30. #define CONFIG_ATSTK1000 1
  31. #define CONFIG_ATSTK1000_EXT_FLASH 1
  32. /*
  33. * Timer clock frequency. We're using the CPU-internal COUNT register
  34. * for this, so this is equivalent to the CPU core clock frequency
  35. */
  36. #define CFG_HZ 1000
  37. /*
  38. * Set up the PLL to run at 199.5 MHz, the CPU to run at 1/2 the PLL
  39. * frequency and the peripherals to run at 1/4 the PLL frequency.
  40. */
  41. #define CONFIG_PLL 1
  42. #define CFG_POWER_MANAGER 1
  43. #define CFG_OSC0_HZ 20000000
  44. #define CFG_PLL0_DIV 1
  45. #define CFG_PLL0_MUL 7
  46. #define CFG_PLL0_SUPPRESS_CYCLES 16
  47. #define CFG_CLKDIV_CPU 0
  48. #define CFG_CLKDIV_HSB 1
  49. #define CFG_CLKDIV_PBA 2
  50. #define CFG_CLKDIV_PBB 1
  51. /*
  52. * The PLLOPT register controls the PLL like this:
  53. * icp = PLLOPT<2>
  54. * ivco = PLLOPT<1:0>
  55. *
  56. * We want icp=1 (default) and ivco=0 (80-160 MHz) or ivco=2 (150-240MHz).
  57. */
  58. #define CFG_PLL0_OPT 0x04
  59. #define CFG_USART1 1
  60. #define CFG_CONSOLE_UART_DEV DEVICE_USART1
  61. /* User serviceable stuff */
  62. #define CONFIG_CMDLINE_TAG 1
  63. #define CONFIG_SETUP_MEMORY_TAGS 1
  64. #define CONFIG_INITRD_TAG 1
  65. #define CONFIG_STACKSIZE (2048)
  66. #define CONFIG_BAUDRATE 115200
  67. #define CONFIG_BOOTARGS \
  68. "console=ttyUS0 root=/dev/mtdblock1 fbmem=600k"
  69. #define CONFIG_COMMANDS (CFG_CMD_BDI \
  70. | CFG_CMD_LOADS \
  71. | CFG_CMD_LOADB \
  72. /* | CFG_CMD_IMI */ \
  73. /* | CFG_CMD_CACHE */ \
  74. | CFG_CMD_FLASH \
  75. | CFG_CMD_MEMORY \
  76. /* | CFG_CMD_NET */ \
  77. | CFG_CMD_ENV \
  78. /* | CFG_CMD_IRQ */ \
  79. | CFG_CMD_BOOTD \
  80. | CFG_CMD_CONSOLE \
  81. /* | CFG_CMD_EEPROM */ \
  82. | CFG_CMD_ASKENV \
  83. | CFG_CMD_RUN \
  84. | CFG_CMD_ECHO \
  85. /* | CFG_CMD_I2C */ \
  86. | CFG_CMD_REGINFO \
  87. /* | CFG_CMD_DATE */ \
  88. /* | CFG_CMD_DHCP */ \
  89. /* | CFG_CMD_AUTOSCRIPT */ \
  90. /* | CFG_CMD_MII */ \
  91. | CFG_CMD_MISC \
  92. /* | CFG_CMD_SDRAM */ \
  93. /* | CFG_CMD_DIAG */ \
  94. /* | CFG_CMD_HWFLOW */ \
  95. /* | CFG_CMD_SAVES */ \
  96. /* | CFG_CMD_SPI */ \
  97. /* | CFG_CMD_PING */ \
  98. /* | CFG_CMD_MMC */ \
  99. /* | CFG_CMD_FAT */ \
  100. /* | CFG_CMD_IMLS */ \
  101. /* | CFG_CMD_ITEST */ \
  102. /* | CFG_CMD_EXT2 */ \
  103. )
  104. #include <cmd_confdefs.h>
  105. #define CONFIG_ATMEL_USART 1
  106. #define CONFIG_PIO2 1
  107. #define CFG_NR_PIOS 5
  108. #define CFG_HSDRAMC 1
  109. #define CFG_DCACHE_LINESZ 32
  110. #define CFG_ICACHE_LINESZ 32
  111. #define CONFIG_NR_DRAM_BANKS 1
  112. /* External flash on STK1000 */
  113. #if 0
  114. #define CFG_FLASH_CFI 1
  115. #define CFG_FLASH_CFI_DRIVER 1
  116. #endif
  117. #define CFG_FLASH_BASE 0x00000000
  118. #define CFG_FLASH_SIZE 0x800000
  119. #define CFG_MAX_FLASH_BANKS 1
  120. #define CFG_MAX_FLASH_SECT 135
  121. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  122. #define CFG_INTRAM_BASE 0x24000000
  123. #define CFG_INTRAM_SIZE 0x8000
  124. #define CFG_SDRAM_BASE 0x10000000
  125. #define CFG_ENV_IS_IN_FLASH 1
  126. #define CFG_ENV_SIZE 65536
  127. #define CFG_ENV_ADDR (CFG_FLASH_BASE + CFG_FLASH_SIZE - CFG_ENV_SIZE)
  128. #define CFG_INIT_SP_ADDR (CFG_INTRAM_BASE + CFG_INTRAM_SIZE)
  129. #define CFG_MALLOC_LEN (256*1024)
  130. #define CFG_MALLOC_END \
  131. ({ \
  132. DECLARE_GLOBAL_DATA_PTR; \
  133. CFG_SDRAM_BASE + gd->sdram_size; \
  134. })
  135. #define CFG_MALLOC_START (CFG_MALLOC_END - CFG_MALLOC_LEN)
  136. #define CFG_DMA_ALLOC_LEN (16384)
  137. #define CFG_DMA_ALLOC_END (CFG_MALLOC_START)
  138. #define CFG_DMA_ALLOC_START (CFG_DMA_ALLOC_END - CFG_DMA_ALLOC_LEN)
  139. /* Allow 2MB for the kernel run-time image */
  140. #define CFG_LOAD_ADDR (CFG_SDRAM_BASE + 0x00200000)
  141. #define CFG_BOOTPARAMS_LEN (16 * 1024)
  142. /* Other configuration settings that shouldn't have to change all that often */
  143. #define CFG_PROMPT "Uboot> "
  144. #define CFG_CBSIZE 256
  145. #define CFG_MAXARGS 8
  146. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
  147. #define CFG_LONGHELP 1
  148. #define CFG_MEMTEST_START \
  149. ({ DECLARE_GLOBAL_DATA_PTR; gd->bd->bi_dram[0].start; })
  150. #define CFG_MEMTEST_END \
  151. ({ \
  152. DECLARE_GLOBAL_DATA_PTR; \
  153. gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size; \
  154. })
  155. #define CFG_BAUDRATE_TABLE { 115200, 38400, 19200, 9600, 2400 }
  156. #endif /* __CONFIG_H */