zeus.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /************************************************************************
  24. * zeus.h - configuration for Zeus board
  25. ***********************************************************************/
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*-----------------------------------------------------------------------
  29. * High Level Configuration Options
  30. *----------------------------------------------------------------------*/
  31. #define CONFIG_ZEUS 1 /* Board is Zeus */
  32. #define CONFIG_4xx 1 /* ... PPC4xx family */
  33. #define CONFIG_405EP 1 /* Specifc 405EP support*/
  34. #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
  35. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  36. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  37. #define PLLMR0_DEFAULT PLLMR0_333_111_55_111
  38. #define PLLMR1_DEFAULT PLLMR1_333_111_55_111
  39. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  40. #define CONFIG_OVERWRITE_ETHADDR_ONCE 1
  41. #define CONFIG_PPC4xx_EMAC
  42. #define CONFIG_MII 1 /* MII PHY management */
  43. #define CONFIG_PHY_ADDR 0x01 /* PHY address */
  44. #define CONFIG_HAS_ETH1 1
  45. #define CONFIG_PHY1_ADDR 0x11 /* EMAC1 PHY address */
  46. #define CONFIG_NET_MULTI 1
  47. #define CONFIG_SYS_RX_ETH_BUFFER 16 /* Number of ethernet rx buffers & descriptors */
  48. #define CONFIG_PHY_RESET 1
  49. #define CONFIG_PHY_RESET_DELAY 300 /* PHY RESET recovery delay */
  50. /*
  51. * BOOTP options
  52. */
  53. #define CONFIG_BOOTP_BOOTFILESIZE
  54. #define CONFIG_BOOTP_BOOTPATH
  55. #define CONFIG_BOOTP_GATEWAY
  56. #define CONFIG_BOOTP_HOSTNAME
  57. /*
  58. * Command line configuration.
  59. */
  60. #include <config_cmd_default.h>
  61. #define CONFIG_CMD_ASKENV
  62. #define CONFIG_CMD_CACHE
  63. #define CONFIG_CMD_DHCP
  64. #define CONFIG_CMD_DIAG
  65. #define CONFIG_CMD_EEPROM
  66. #define CONFIG_CMD_ELF
  67. #define CONFIG_CMD_I2C
  68. #define CONFIG_CMD_IRQ
  69. #define CONFIG_CMD_LOG
  70. #define CONFIG_CMD_MII
  71. #define CONFIG_CMD_NET
  72. #define CONFIG_CMD_NFS
  73. #define CONFIG_CMD_PING
  74. #define CONFIG_CMD_REGINFO
  75. /* POST support */
  76. #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
  77. CONFIG_SYS_POST_CPU | \
  78. CONFIG_SYS_POST_CACHE | \
  79. CONFIG_SYS_POST_UART | \
  80. CONFIG_SYS_POST_ETHER)
  81. #define CONFIG_SYS_POST_ETHER_EXT_LOOPBACK /* eth POST using ext loopack connector */
  82. /* Define here the base-addresses of the UARTs to test in POST */
  83. #define CONFIG_SYS_POST_UART_TABLE {UART0_BASE}
  84. #define CONFIG_LOGBUFFER
  85. #define CONFIG_SYS_POST_CACHE_ADDR 0x00800000 /* free virtual address */
  86. #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
  87. #undef CONFIG_WATCHDOG /* watchdog disabled */
  88. /*-----------------------------------------------------------------------
  89. * SDRAM
  90. *----------------------------------------------------------------------*/
  91. /*
  92. * SDRAM configuration (please see cpu/ppc/sdram.[ch])
  93. */
  94. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  95. #define CONFIG_SDRAM_BANK1 1 /* init onboard SDRAM bank 1 */
  96. /* SDRAM timings used in datasheet */
  97. #define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
  98. #define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
  99. #define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE command period */
  100. #define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
  101. #define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
  102. /*-----------------------------------------------------------------------
  103. * Serial Port
  104. *----------------------------------------------------------------------*/
  105. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
  106. #define CONFIG_SYS_BASE_BAUD 691200
  107. #define CONFIG_BAUDRATE 115200
  108. #define CONFIG_SERIAL_MULTI
  109. /* The following table includes the supported baudrates */
  110. #define CONFIG_SYS_BAUDRATE_TABLE \
  111. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
  112. /*-----------------------------------------------------------------------
  113. * Miscellaneous configurable options
  114. *----------------------------------------------------------------------*/
  115. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  116. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  117. #if defined(CONFIG_CMD_KGDB)
  118. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  119. #else
  120. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  121. #endif
  122. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  123. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  124. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  125. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  126. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  127. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  128. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  129. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  130. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  131. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  132. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  133. #define CONFIG_LOOPW 1 /* enable loopw command */
  134. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  135. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  136. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  137. /*-----------------------------------------------------------------------
  138. * I2C
  139. *----------------------------------------------------------------------*/
  140. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  141. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  142. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  143. #define CONFIG_SYS_I2C_SLAVE 0x7F
  144. /* these are for the ST M24C02 2kbit serial i2c eeprom */
  145. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* base address */
  146. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */
  147. /* mask of address bits that overflow into the "EEPROM chip address" */
  148. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
  149. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 /* 8 byte write page size */
  150. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  151. /*
  152. * The layout of the I2C EEPROM, used for bootstrap setup and for board-
  153. * specific values, like ethaddr... that can be restored via the sw-reset
  154. * button
  155. */
  156. #define FACTORY_RESET_I2C_EEPROM 0x50
  157. #define FACTORY_RESET_ENV_OFFS 0x80
  158. #define FACTORY_RESET_ENV_SIZE 0x80
  159. /*-----------------------------------------------------------------------
  160. * Start addresses for the final memory configuration
  161. * (Set up by the startup code)
  162. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  163. */
  164. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  165. #define CONFIG_SYS_FLASH_BASE 0xFF000000
  166. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
  167. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  168. #define CONFIG_SYS_MONITOR_BASE (-CONFIG_SYS_MONITOR_LEN)
  169. /*
  170. * For booting Linux, the board info and command line data
  171. * have to be in the first 8 MB of memory, since this is
  172. * the maximum mapped by the Linux kernel during initialization.
  173. */
  174. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  175. /*-----------------------------------------------------------------------
  176. * FLASH organization
  177. */
  178. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  179. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  180. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  181. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  182. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  183. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  184. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  185. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  186. #define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protection */
  187. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  188. #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  189. #ifdef CONFIG_ENV_IS_IN_FLASH
  190. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  191. #define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
  192. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  193. /* Address and size of Redundant Environment Sector */
  194. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  195. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  196. #endif
  197. /*-----------------------------------------------------------------------
  198. * Definitions for initial stack pointer and data area (in data cache)
  199. */
  200. /* use on chip memory (OCM) for temperary stack until sdram is tested */
  201. #define CONFIG_SYS_TEMP_STACK_OCM 1
  202. /* On Chip Memory location */
  203. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  204. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  205. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of OCM */
  206. #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */
  207. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  208. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  209. /* reserve some memory for POST and BOOT limit info */
  210. #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 16)
  211. /* extra data in OCM */
  212. #define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 4)
  213. #define CONFIG_SYS_POST_MAGIC (CONFIG_SYS_OCM_DATA_ADDR + CONFIG_SYS_GBL_DATA_OFFSET - 8)
  214. #define CONFIG_SYS_POST_VAL (CONFIG_SYS_OCM_DATA_ADDR + CONFIG_SYS_GBL_DATA_OFFSET - 12)
  215. /*-----------------------------------------------------------------------
  216. * External Bus Controller (EBC) Setup
  217. */
  218. /* Memory Bank 0 (Flash 16M) initialization */
  219. #define CONFIG_SYS_EBC_PB0AP 0x05815600
  220. #define CONFIG_SYS_EBC_PB0CR 0xFF09A000 /* BAS=0xFF0,BS=16MB,BU=R/W,BW=16bit */
  221. /*-----------------------------------------------------------------------
  222. * Definitions for GPIO setup (PPC405EP specific)
  223. *
  224. * GPIO0[0] - External Bus Controller BLAST output
  225. * GPIO0[1-9] - Instruction trace outputs
  226. * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
  227. * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs
  228. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  229. * GPIO0[24-27] - UART0 control signal inputs/outputs
  230. * GPIO0[28-29] - UART1 data signal input/output
  231. * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
  232. */
  233. #define CONFIG_SYS_GPIO0_OSRH 0x15555550 /* Chip selects */
  234. #define CONFIG_SYS_GPIO0_OSRL 0x00000110 /* UART_DTR-pin 27 alt out */
  235. #define CONFIG_SYS_GPIO0_ISR1H 0x10000041 /* Pin 2, 12 is input */
  236. #define CONFIG_SYS_GPIO0_ISR1L 0x15505440 /* OUT: LEDs 22/23; IN: pin12,2, NVALID# */
  237. #define CONFIG_SYS_GPIO0_TSRH 0x00000000
  238. #define CONFIG_SYS_GPIO0_TSRL 0x00000000
  239. #define CONFIG_SYS_GPIO0_TCR 0xBFF68317 /* 3-state OUT: 22/23/29; 12,2 is not 3-state */
  240. #define CONFIG_SYS_GPIO0_ODR 0x00000000
  241. #define CONFIG_SYS_GPIO_SW_RESET 1
  242. #define CONFIG_SYS_GPIO_ZEUS_PE 12
  243. #define CONFIG_SYS_GPIO_LED_RED 22
  244. #define CONFIG_SYS_GPIO_LED_GREEN 23
  245. /* Time in milli-seconds */
  246. #define CONFIG_SYS_TIME_POST 5000
  247. #define CONFIG_SYS_TIME_FACTORY_RESET 10000
  248. /*
  249. * Internal Definitions
  250. *
  251. * Boot Flags
  252. */
  253. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  254. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  255. #if defined(CONFIG_CMD_KGDB)
  256. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  257. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  258. #endif
  259. /*
  260. * Pass open firmware flat tree
  261. */
  262. #define CONFIG_OF_LIBFDT
  263. #define CONFIG_OF_BOARD_SETUP
  264. /* ENVIRONMENT VARS */
  265. #define CONFIG_PREBOOT "echo;echo Welcome to Bulletendpoints board v1.1;echo"
  266. #define CONFIG_IPADDR 192.168.1.10
  267. #define CONFIG_SERVERIP 192.168.1.100
  268. #define CONFIG_GATEWAYIP 192.168.1.100
  269. #define CONFIG_ETHADDR 50:00:00:00:06:00
  270. #define CONFIG_ETH1ADDR 50:00:00:00:06:01
  271. #if 0
  272. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  273. #else
  274. #define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */
  275. #endif
  276. #define CONFIG_EXTRA_ENV_SETTINGS \
  277. "logversion=2\0" \
  278. "hostname=zeus\0" \
  279. "netdev=eth0\0" \
  280. "ethact=ppc_4xx_eth0\0" \
  281. "netmask=255.255.255.0\0" \
  282. "ramdisk_size=50000\0" \
  283. "nfsargs=setenv bootargs root=/dev/nfs rw" \
  284. " nfsroot=${serverip}:${rootpath}\0" \
  285. "ramargs=setenv bootargs root=/dev/ram rw" \
  286. " ramdisk_size=${ramdisk_size}\0" \
  287. "addip=setenv bootargs ${bootargs} " \
  288. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  289. ":${hostname}:${netdev}:off panic=1\0" \
  290. "addtty=setenv bootargs ${bootargs} console=ttyS0," \
  291. "${baudrate}\0" \
  292. "net_nfs=tftp ${kernel_mem_addr} ${file_kernel};" \
  293. "run nfsargs addip addtty;bootm\0" \
  294. "net_ram=tftp ${kernel_mem_addr} ${file_kernel};" \
  295. "tftp ${ramdisk_mem_addr} ${file_fs};" \
  296. "run ramargs addip addtty;" \
  297. "bootm ${kernel_mem_addr} ${ramdisk_mem_addr}\0" \
  298. "rootpath=/target_fs/zeus\0" \
  299. "kernel_fl_addr=ff000000\0" \
  300. "kernel_mem_addr=200000\0" \
  301. "ramdisk_fl_addr=ff300000\0" \
  302. "ramdisk_mem_addr=4000000\0" \
  303. "uboot_fl_addr=fffc0000\0" \
  304. "uboot_mem_addr=100000\0" \
  305. "file_uboot=/zeus/u-boot.bin\0" \
  306. "tftp_uboot=tftp 100000 ${file_uboot}\0" \
  307. "update_uboot=protect off fffc0000 ffffffff;" \
  308. "era fffc0000 ffffffff;cp.b 100000 fffc0000 40000;" \
  309. "protect on fffc0000 ffffffff\0" \
  310. "upd_uboot=run tftp_uboot;run update_uboot\0" \
  311. "file_kernel=/zeus/uImage_ba\0" \
  312. "tftp_kernel=tftp 100000 ${file_kernel}\0" \
  313. "update_kernel=protect off ff000000 ff17ffff;" \
  314. "era ff000000 ff17ffff;cp.b 100000 ff000000 180000\0" \
  315. "upd_kernel=run tftp_kernel;run update_kernel\0" \
  316. "file_fs=/zeus/rootfs_ba.img\0" \
  317. "tftp_fs=tftp 100000 ${file_fs}\0" \
  318. "update_fs=protect off ff300000 ff87ffff;era ff300000 ff87ffff;"\
  319. "cp.b 100000 ff300000 580000\0" \
  320. "upd_fs=run tftp_fs;run update_fs\0" \
  321. "bootcmd=chkreset;run ramargs addip addtty addmisc;" \
  322. "bootm ${kernel_fl_addr} ${ramdisk_fl_addr}\0" \
  323. ""
  324. #endif /* __CONFIG_H */