W7OLMC.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * (C) Copyright 2001
  3. * Erik Theisen, Wave 7 Optics, etheisen@mindspring.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405GP 1 /* This is a PPC405GP CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC405 family */
  34. #define CONFIG_W7O 1 /* ...on a Wave 7 Optics board */
  35. #define CONFIG_W7OLMC 1 /* ...specifically an LMC */
  36. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  37. #define CONFIG_MISC_INIT_F 1 /* and misc_init_f() */
  38. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  39. #define CONFIG_BAUDRATE 9600
  40. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  41. #if 1
  42. #define CONFIG_BOOTCOMMAND "bootvx" /* VxWorks boot command */
  43. #else
  44. #define CONFIG_BOOTCOMMAND "bootp" /* autoboot command */
  45. #endif
  46. #undef CONFIG_BOOTARGS
  47. #define CONFIG_LOADADDR F0080000
  48. #define CONFIG_ETHADDR 00:06:0D:00:00:00 /* Default, overridden at boot */
  49. #define CONFIG_OVERWRITE_ETHADDR_ONCE
  50. #define CONFIG_IPADDR 192.168.1.1
  51. #define CONFIG_NETMASK 255.255.255.0
  52. #define CONFIG_SERVERIP 192.168.1.2
  53. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  54. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* disallow baudrate change */
  55. #define CONFIG_PPC4xx_EMAC
  56. #define CONFIG_MII 1 /* MII PHY management */
  57. #define CONFIG_PHY_ADDR 0 /* PHY address */
  58. #define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
  59. /*
  60. * BOOTP options
  61. */
  62. #define CONFIG_BOOTP_BOOTFILESIZE
  63. #define CONFIG_BOOTP_BOOTPATH
  64. #define CONFIG_BOOTP_GATEWAY
  65. #define CONFIG_BOOTP_HOSTNAME
  66. /*
  67. * Command line configuration.
  68. */
  69. #include <config_cmd_default.h>
  70. #define CONFIG_CMD_PCI
  71. #define CONFIG_CMD_IRQ
  72. #define CONFIG_CMD_ASKENV
  73. #define CONFIG_CMD_DHCP
  74. #define CONFIG_CMD_BEDBUG
  75. #define CONFIG_CMD_DATE
  76. #define CONFIG_CMD_I2C
  77. #define CONFIG_CMD_EEPROM
  78. #define CONFIG_CMD_ELF
  79. #define CONFIG_CMD_BSP
  80. #define CONFIG_CMD_REGINFO
  81. #undef CONFIG_WATCHDOG /* watchdog disabled */
  82. #define CONFIG_HW_WATCHDOG /* HW Watchdog, board specific */
  83. #define CONFIG_SPD_EEPROM /* SPD EEPROM for SDRAM param. */
  84. #define CONFIG_SPDDRAM_SILENT /* No output if spd fails */
  85. /*
  86. * Miscellaneous configurable options
  87. */
  88. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  89. #define CONFIG_SYS_PROMPT "Wave7Optics> " /* Monitor Command Prompt */
  90. #undef CONFIG_SYS_HUSH_PARSER /* No hush parse for U-Boot */
  91. #ifdef CONFIG_SYS_HUSH_PARSER
  92. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  93. #endif
  94. #if defined(CONFIG_CMD_KGDB)
  95. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  96. #else
  97. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  98. #endif
  99. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  100. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  101. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  102. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  103. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  104. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
  105. #define CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
  106. #define CONFIG_SYS_BASE_BAUD 384000
  107. /* The following table includes the supported baudrates */
  108. #define CONFIG_SYS_BAUDRATE_TABLE {9600}
  109. #define CONFIG_SYS_CLKS_IN_HZ 1 /* everything, incl board info, in Hz */
  110. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  111. #define CONFIG_SYS_EXTBDINFO 1 /* use extended board_info (bd_t) */
  112. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  113. /*-----------------------------------------------------------------------
  114. * PCI stuff
  115. *-----------------------------------------------------------------------
  116. */
  117. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  118. #define PCI_HOST_FORCE 1 /* configure as pci host */
  119. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  120. #define CONFIG_PCI /* include pci support */
  121. #define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
  122. #define CONFIG_PCI_PNP /* pci plug-and-play */
  123. /* resource configuration */
  124. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* PCI Vendor ID: IBM */
  125. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0156 /* PCI Device ID: 405GP */
  126. #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
  127. #define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
  128. #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  129. #define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
  130. #define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
  131. #define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
  132. /*-----------------------------------------------------------------------
  133. * Set up values for external bus controller
  134. * used by cpu_init.c
  135. *-----------------------------------------------------------------------
  136. */
  137. /* Don't use PerWE instead of PCI_INT ( these functions share a pin ) */
  138. #undef CONFIG_USE_PERWE
  139. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  140. #define CONFIG_SYS_TEMP_STACK_OCM 1
  141. /* bank 0 is boot flash */
  142. /* BME=0,TWT=6,CSN=1,OEN=1,WBN=0,WBF=0,TH=2,RE=0,SOR=0,BEM=1,PEN=0 */
  143. #define CONFIG_SYS_W7O_EBC_PB0AP 0x03050440
  144. /* BAS=0xFFE,BS=0x1(2MB),BU=0x3(R/W),BW=0x0(8 bits) */
  145. #define CONFIG_SYS_W7O_EBC_PB0CR 0xFFE38000
  146. /* bank 1 is main flash */
  147. /* BME=0,TWT=11,CSN=1,OEN=1,WBN=0,WBF=0,TH=1,RE=0,SOR=0,BEM=1,PEN=0 */
  148. #define CONFIG_SYS_EBC_PB1AP 0x05850240
  149. /* BAS=0xF00,BS=0x7(128MB),BU=0x3(R/W),BW=0x10(32 bits) */
  150. #define CONFIG_SYS_EBC_PB1CR 0xF00FC000
  151. /* bank 2 is RTC/NVRAM */
  152. /* BME=0,TWT=6,CSN=0,OEN=0,WBN=0,WBF=0,TH=2,RE=0,SOR=0,BEM=1,PEN=0 */
  153. #define CONFIG_SYS_EBC_PB2AP 0x03000440
  154. /* BAS=0xFC0,BS=0x0(1MB),BU=0x3(R/W),BW=0x0(8 bits) */
  155. #define CONFIG_SYS_EBC_PB2CR 0xFC018000
  156. /* bank 3 is FPGA 0 */
  157. /* BME=0,TWT=4,CSN=0,OEN=0,WBN=0,WBF=0,TH=2,RE=0,SOR=0,BEM=0,PEN=0 */
  158. #define CONFIG_SYS_EBC_PB3AP 0x02000400
  159. /* BAS=0xFD0,BS=0x0(1MB),BU=0x3(R/W),BW=0x1(16 bits) */
  160. #define CONFIG_SYS_EBC_PB3CR 0xFD01A000
  161. /* bank 4 is FPGA 1 */
  162. /* BME=,TWT=,CSN=,OEN=,WBN=,WBF=,TH=,RE=,SOR=,BEM=,PEN= */
  163. #define CONFIG_SYS_EBC_PB4AP 0x02000400
  164. /* BAS=,BS=,BU=0x3(R/W),BW=0x0(8 bits) */
  165. #define CONFIG_SYS_EBC_PB4CR 0xFD11A000
  166. /* bank 5 is FPGA 2 */
  167. /* BME=,TWT=,CSN=,OEN=,WBN=,WBF=,TH=,RE=,SOR=,BEM=,PEN= */
  168. #define CONFIG_SYS_EBC_PB5AP 0x02000400
  169. /* BAS=,BS=,BU=0x3(R/W),BW=0x1(16 bits) */
  170. #define CONFIG_SYS_EBC_PB5CR 0xFD21A000
  171. /* bank 6 is unused */
  172. /* pb6ap = 0 */
  173. #define CONFIG_SYS_EBC_PB6AP 0x00000000
  174. /* pb6cr = 0 */
  175. #define CONFIG_SYS_EBC_PB6CR 0x00000000
  176. /* bank 7 is LED register */
  177. /* BME=0,TWT=6,CSN=1,OEN=1,WBN=0,WBF=0,TH=2,RE=0,SOR=0,BEM=1,PEN=0 */
  178. #define CONFIG_SYS_W7O_EBC_PB7AP 0x03050440
  179. /* BAS=0xFE0,BS=0x0(1MB),BU=0x3(R/W),BW=0x2(32 bits) */
  180. #define CONFIG_SYS_W7O_EBC_PB7CR 0xFE01C000
  181. /*-----------------------------------------------------------------------
  182. * Start addresses for the final memory configuration
  183. * (Set up by the startup code)
  184. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  185. */
  186. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  187. #define CONFIG_SYS_FLASH_BASE 0xFFFC0000
  188. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  189. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
  190. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  191. /*
  192. * For booting Linux, the board info and command line data
  193. * have to be in the first 8 MB of memory, since this is
  194. * the maximum mapped by the Linux kernel during initialization.
  195. */
  196. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  197. /*-----------------------------------------------------------------------
  198. * FLASH organization
  199. */
  200. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  201. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sec on 1 chip */
  202. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout, Flash Erase, in ms */
  203. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout, Flash Write, in ms */
  204. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use real Flash protection */
  205. #if 1 /* Use NVRAM for environment variables */
  206. /*-----------------------------------------------------------------------
  207. * NVRAM organization
  208. */
  209. #define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for env vars */
  210. #define CONFIG_SYS_NVRAM_BASE_ADDR 0xfc000000 /* NVRAM base address */
  211. #define CONFIG_SYS_NVRAM_SIZE (32*1024) /* NVRAM size */
  212. #define CONFIG_ENV_SIZE 0x1000 /* Size of Environment vars */
  213. /*define CONFIG_ENV_ADDR \
  214. (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-CONFIG_ENV_SIZE) Env */
  215. #define CONFIG_ENV_ADDR CONFIG_SYS_NVRAM_BASE_ADDR
  216. #else /* Use Boot Flash for environment variables */
  217. /*-----------------------------------------------------------------------
  218. * Flash EEPROM for environment
  219. */
  220. #define CONFIG_ENV_IS_IN_FLASH 1
  221. #define CONFIG_ENV_OFFSET 0x00040000 /* Offset of Environment Sector */
  222. #define CONFIG_ENV_SIZE 0x10000 /* Total Size of env. sector */
  223. #define CONFIG_ENV_SECT_SIZE 0x10000 /* see README - env sec tot sze */
  224. #endif
  225. /*-----------------------------------------------------------------------
  226. * I2C EEPROM (CAT24WC08) for environment
  227. */
  228. #define CONFIG_HARD_I2C /* I2c with hardware support */
  229. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  230. #define CONFIG_SYS_I2C_SLAVE 0x7F
  231. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  232. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  233. /* mask of address bits that overflow into the "EEPROM chip address" */
  234. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
  235. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  236. /* 16 byte page write mode using*/
  237. /* last 4 bits of the address */
  238. #define CONFIG_SYS_I2C_MULTI_EEPROMS
  239. /*-----------------------------------------------------------------------
  240. * Definitions for Serial Presence Detect EEPROM address
  241. * (to get SDRAM settings)
  242. */
  243. #define SPD_EEPROM_ADDRESS 0x50 /* XXX conflicting address!!! XXX */
  244. /*
  245. * Init Memory Controller:
  246. */
  247. #define FLASH_BASE0_PRELIM 0xFFE00000 /* FLASH bank #0 */
  248. #define FLASH_BASE1_PRELIM 0xF0000000 /* FLASH bank #1 */
  249. /* On Chip Memory location */
  250. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  251. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  252. /*-----------------------------------------------------------------------
  253. * Definitions for initial stack pointer and data area (in RAM)
  254. */
  255. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
  256. #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */
  257. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  258. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  259. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  260. /*
  261. * Internal Definitions
  262. *
  263. * Boot Flags
  264. */
  265. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  266. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  267. #if defined(CONFIG_CMD_KGDB)
  268. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  269. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  270. #endif
  271. /*
  272. * FPGA(s) configuration
  273. */
  274. #define CONFIG_SYS_FPGA_IMAGE_LEN 0x80000 /* 512KB FPGA image */
  275. #define CONFIG_NUM_FPGAS 3 /* Number of FPGAs on board */
  276. #define CONFIG_MAX_FPGAS 6 /* Maximum number of FPGAs */
  277. #define CONFIG_FPGAS_BASE 0xFD000000L /* Base address of FPGAs */
  278. #define CONFIG_FPGAS_BANK_SIZE 0x00100000L /* FPGAs' mmap bank size */
  279. #endif /* __CONFIG_H */