KAREF.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309
  1. /*
  2. * (C) Copyright 2004 Sandburst Corporation
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /************************************************************************
  23. * KAMINOREFDES.h - configuration for the Sandburst Kamino Reference
  24. * design.
  25. ***********************************************************************/
  26. /*
  27. * $Id: KAREF.h,v 1.6 2005/06/03 15:05:25 tsawyer Exp $
  28. *
  29. */
  30. #ifndef __CONFIG_H
  31. #define __CONFIG_H
  32. /*-----------------------------------------------------------------------
  33. * High Level Configuration Options
  34. *----------------------------------------------------------------------*/
  35. #define CONFIG_KAREF 1 /* Board is Kamino Ref Variant */
  36. #define CONFIG_440GX 1 /* Specifc GX support */
  37. #define CONFIG_440 1 /* ... PPC440 family */
  38. #define CONFIG_4xx 1 /* ... PPC4xx family */
  39. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  40. #define CONFIG_MISC_INIT_F 1 /* Call board misc_init_f */
  41. #define CONFIG_MISC_INIT_R 1 /* Call board misc_init_r */
  42. #undef CONFIG_SYS_DRAM_TEST /* Disable-takes long time!*/
  43. #define CONFIG_SYS_CLK_FREQ 66666666 /* external freq to pll */
  44. #define CONFIG_VERY_BIG_RAM 1
  45. #define CONFIG_VERSION_VARIABLE
  46. #define CONFIG_IDENT_STRING " Sandburst Kamino Reference Design"
  47. /*-----------------------------------------------------------------------
  48. * Base addresses -- Note these are effective addresses where the
  49. * actual resources get mapped (not physical addresses)
  50. *----------------------------------------------------------------------*/
  51. #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  52. #define CONFIG_SYS_FLASH_BASE 0xfff80000 /* start of FLASH */
  53. #define CONFIG_SYS_MONITOR_BASE 0xfff80000 /* start of monitor */
  54. #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  55. #define CONFIG_SYS_PERIPHERAL_BASE 0xe0000000 /* internal peripherals */
  56. #define CONFIG_SYS_ISRAM_BASE 0xc0000000 /* internal SRAM */
  57. #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
  58. #define CONFIG_SYS_NVRAM_BASE_ADDR (CONFIG_SYS_PERIPHERAL_BASE + 0x08000000)
  59. #define CONFIG_SYS_KAREF_FPGA_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x08200000)
  60. #define CONFIG_SYS_OFEM_FPGA_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x08400000)
  61. #define CONFIG_SYS_BME32_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x08500000)
  62. #define CONFIG_SYS_GPIO_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x00000700)
  63. /* Here for completeness */
  64. #define CONFIG_SYS_OFEMAC_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x08600000)
  65. /*-----------------------------------------------------------------------
  66. * Initial RAM & stack pointer (placed in internal SRAM)
  67. *----------------------------------------------------------------------*/
  68. #define CONFIG_SYS_TEMP_STACK_OCM 1
  69. #define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
  70. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */
  71. #define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM */
  72. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  73. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  74. #define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
  75. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_POST_WORD_ADDR
  76. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Rsrv 256kB for Mon */
  77. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Rsrv 128kB for malloc */
  78. /*-----------------------------------------------------------------------
  79. * Serial Port
  80. *----------------------------------------------------------------------*/
  81. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  82. #define CONFIG_SERIAL_MULTI 1
  83. #define CONFIG_BAUDRATE 9600
  84. #define CONFIG_SYS_BAUDRATE_TABLE \
  85. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  86. /*-----------------------------------------------------------------------
  87. * NVRAM/RTC
  88. *
  89. * NOTE: Upper 8 bytes of NVRAM is where the RTC registers are located.
  90. * The DS1743 code assumes this condition (i.e. -- it assumes the base
  91. * address for the RTC registers is:
  92. *
  93. * CONFIG_SYS_NVRAM_BASE_ADDR + CONFIG_SYS_NVRAM_SIZE
  94. *
  95. *----------------------------------------------------------------------*/
  96. #define CONFIG_SYS_NVRAM_SIZE (0x2000 - 8) /* NVRAM size(8k)- RTC regs*/
  97. #define CONFIG_RTC_DS174x 1 /* DS1743 RTC */
  98. /*-----------------------------------------------------------------------
  99. * FLASH related
  100. *----------------------------------------------------------------------*/
  101. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  102. #define CONFIG_SYS_MAX_FLASH_SECT 8 /* sectors per device */
  103. #undef CONFIG_SYS_FLASH_CHECKSUM
  104. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Flash Erase TO (in ms) */
  105. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write TO(in ms) */
  106. /*-----------------------------------------------------------------------
  107. * DDR SDRAM
  108. *----------------------------------------------------------------------*/
  109. #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup*/
  110. #define SPD_EEPROM_ADDRESS {0x53} /* SPD i2c spd addresses */
  111. /*-----------------------------------------------------------------------
  112. * I2C
  113. *----------------------------------------------------------------------*/
  114. #define CONFIG_HARD_I2C 1 /* I2C hardware support */
  115. #undef CONFIG_SOFT_I2C /* I2C !bit-banged */
  116. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed 400kHz */
  117. #define CONFIG_SYS_I2C_SLAVE 0x7F /* I2C slave address */
  118. #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  119. #define CONFIG_I2C_BUS1 1 /* Include i2c bus 1 supp */
  120. /*-----------------------------------------------------------------------
  121. * Environment
  122. *----------------------------------------------------------------------*/
  123. #define CONFIG_ENV_IS_IN_NVRAM 1 /* Environment uses NVRAM */
  124. #undef CONFIG_ENV_IS_IN_FLASH /* ... not in flash */
  125. #undef CONFIG_ENV_IS_IN_EEPROM /* ... not in EEPROM */
  126. #define CONFIG_ENV_OVERWRITE 1 /* allow env overwrite */
  127. #define CONFIG_ENV_SIZE 0x1000 /* Size of Env vars */
  128. #define CONFIG_ENV_ADDR (CONFIG_SYS_NVRAM_BASE_ADDR)
  129. #define CONFIG_BOOTDELAY 5 /* 5 second autoboot */
  130. #define CONFIG_LOADS_ECHO 1 /* echo on for serial dnld */
  131. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  132. /*-----------------------------------------------------------------------
  133. * Networking
  134. *----------------------------------------------------------------------*/
  135. #define CONFIG_PPC4xx_EMAC
  136. #define CONFIG_MII 1 /* MII PHY management */
  137. #define CONFIG_NET_MULTI 1
  138. #define CONFIG_PHY_ADDR 0xff /* no phy on EMAC0 */
  139. #define CONFIG_PHY1_ADDR 0xff /* no phy on EMAC1 */
  140. #define CONFIG_PHY2_ADDR 0x08 /* PHY addr, MGMT, EMAC2 */
  141. #define CONFIG_PHY3_ADDR 0x18 /* PHY addr, LCL, EMAC3 */
  142. #define CONFIG_HAS_ETH0
  143. #define CONFIG_HAS_ETH1
  144. #define CONFIG_HAS_ETH2
  145. #define CONFIG_HAS_ETH3
  146. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  147. #define CONFIG_CIS8201_PHY 1 /* RGMII mode for Cicada */
  148. #define CONFIG_CIS8201_SHORT_ETCH 1 /* Use short etch mode */
  149. #define CONFIG_PHY_GIGE 1 /* GbE speed/duplex detect */
  150. #define CONFIG_PHY_RESET_DELAY 1000
  151. #define CONFIG_NETMASK 255.255.0.0
  152. #define CONFIG_ETHADDR 00:00:00:00:00:00 /* No EMAC 0 support */
  153. #define CONFIG_ETH1ADDR 00:00:00:00:00:00 /* No EMAC 1 support */
  154. #define CONFIG_SYS_RX_ETH_BUFFER 32 /* #eth rx buff & descrs */
  155. /*
  156. * BOOTP options
  157. */
  158. #define CONFIG_BOOTP_BOOTFILESIZE
  159. #define CONFIG_BOOTP_BOOTPATH
  160. #define CONFIG_BOOTP_GATEWAY
  161. #define CONFIG_BOOTP_HOSTNAME
  162. /*
  163. * Command line configuration.
  164. */
  165. #include <config_cmd_default.h>
  166. #define CONFIG_CMD_PCI
  167. #define CONFIG_CMD_IRQ
  168. #define CONFIG_CMD_I2C
  169. #define CONFIG_CMD_DHCP
  170. #define CONFIG_CMD_DATE
  171. #define CONFIG_CMD_BEDBUG
  172. #define CONFIG_CMD_PING
  173. #define CONFIG_CMD_DIAG
  174. #define CONFIG_CMD_MII
  175. #define CONFIG_CMD_NET
  176. #define CONFIG_CMD_ELF
  177. #define CONFIG_CMD_IDE
  178. #define CONFIG_CMD_FAT
  179. /* Include NetConsole support */
  180. #define CONFIG_NETCONSOLE
  181. /* Include auto complete with tabs */
  182. #define CONFIG_AUTO_COMPLETE 1
  183. #define CONFIG_SYS_ALT_MEMTEST 1 /* use real memory test */
  184. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  185. #define CONFIG_SYS_PROMPT "KaRefDes=> " /* Monitor Command Prompt */
  186. #define CONFIG_SYS_HUSH_PARSER 1 /* HUSH for ext'd cli */
  187. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  188. /*-----------------------------------------------------------------------
  189. * Console Buffer
  190. *----------------------------------------------------------------------*/
  191. #if defined(CONFIG_CMD_KGDB)
  192. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  193. #else
  194. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  195. #endif
  196. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  197. /* Print Buffer Size */
  198. #define CONFIG_SYS_MAXARGS 16 /* max number of cmd args */
  199. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Arg Buffer Size */
  200. /*-----------------------------------------------------------------------
  201. * Memory Test
  202. *----------------------------------------------------------------------*/
  203. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  204. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  205. /*-----------------------------------------------------------------------
  206. * Compact Flash (in true IDE mode)
  207. *----------------------------------------------------------------------*/
  208. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  209. #undef CONFIG_IDE_LED /* no led for ide supported */
  210. #define CONFIG_IDE_RESET /* reset for ide supported */
  211. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
  212. #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
  213. #define CONFIG_SYS_ATA_BASE_ADDR 0xF0000000
  214. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  215. #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
  216. #define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses*/
  217. #define CONFIG_SYS_ATA_ALT_OFFSET 0x100000 /* Offset for alternate registers */
  218. #define CONFIG_SYS_ATA_STRIDE 2 /* Directly connected CF, needs a stride
  219. to get to the correct offset */
  220. #define CONFIG_DOS_PARTITION 1 /* Include dos partition */
  221. /*-----------------------------------------------------------------------
  222. * PCI
  223. *----------------------------------------------------------------------*/
  224. /* General PCI */
  225. #define CONFIG_PCI /* include pci support */
  226. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  227. #define CONFIG_PCI_SCAN_SHOW /* show pci devices */
  228. #define CONFIG_SYS_PCI_TARGBASE (CONFIG_SYS_PCI_MEMBASE)
  229. /* Board-specific PCI */
  230. #define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target*/
  231. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x17BA /* Sandburst */
  232. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  233. /*
  234. * For booting Linux, the board info and command line data
  235. * have to be in the first 8 MB of memory, since this is
  236. * the maximum mapped by the Linux kernel during initialization.
  237. */
  238. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  239. /*
  240. * Internal Definitions
  241. *
  242. * Boot Flags
  243. */
  244. #define BOOTFLAG_COLD 0x01 /* Normal PowerOn: Boot from FLASH */
  245. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  246. #if defined(CONFIG_CMD_KGDB)
  247. #define CONFIG_KGDB_BAUDRATE 230400 /* kgdb serial port baud */
  248. #define CONFIG_KGDB_SER_INDEX 2 /* kgdb serial port */
  249. #endif
  250. /*-----------------------------------------------------------------------
  251. * Miscellaneous configurable options
  252. *----------------------------------------------------------------------*/
  253. #undef CONFIG_WATCHDOG /* watchdog disabled */
  254. #define CONFIG_SYS_LOAD_ADDR 0x8000000 /* default load address */
  255. #define CONFIG_SYS_EXTBDINFO 1 /* use extended board_info */
  256. #define CONFIG_SYS_HZ 100 /* decr freq: 1 ms ticks */
  257. #endif /* __CONFIG_H */