4xx_enet.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126
  1. /*-----------------------------------------------------------------------------+
  2. *
  3. * This source code has been made available to you by IBM on an AS-IS
  4. * basis. Anyone receiving this source is licensed under IBM
  5. * copyrights to use it in any way he or she deems fit, including
  6. * copying it, modifying it, compiling it, and redistributing it either
  7. * with or without modifications. No license under IBM patents or
  8. * patent applications is to be implied by the copyright license.
  9. *
  10. * Any user of this software should understand that IBM cannot provide
  11. * technical support for this software and will not be responsible for
  12. * any consequences resulting from the use of this software.
  13. *
  14. * Any person who transfers this source code or any derivative work
  15. * must include the IBM copyright notice, this paragraph, and the
  16. * preceding two paragraphs in the transferred software.
  17. *
  18. * COPYRIGHT I B M CORPORATION 1995
  19. * LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. *-----------------------------------------------------------------------------*/
  21. /*-----------------------------------------------------------------------------+
  22. *
  23. * File Name: enetemac.c
  24. *
  25. * Function: Device driver for the ethernet EMAC3 macro on the 405GP.
  26. *
  27. * Author: Mark Wisner
  28. *
  29. * Change Activity-
  30. *
  31. * Date Description of Change BY
  32. * --------- --------------------- ---
  33. * 05-May-99 Created MKW
  34. * 27-Jun-99 Clean up JWB
  35. * 16-Jul-99 Added MAL error recovery and better IP packet handling MKW
  36. * 29-Jul-99 Added Full duplex support MKW
  37. * 06-Aug-99 Changed names for Mal CR reg MKW
  38. * 23-Aug-99 Turned off SYE when running at 10Mbs MKW
  39. * 24-Aug-99 Marked descriptor empty after call_xlc MKW
  40. * 07-Sep-99 Set MAL RX buffer size reg to ENET_MAX_MTU_ALIGNED / 16 MCG
  41. * to avoid chaining maximum sized packets. Push starting
  42. * RX descriptor address up to the next cache line boundary.
  43. * 16-Jan-00 Added support for booting with IP of 0x0 MKW
  44. * 15-Mar-00 Updated enetInit() to enable broadcast addresses in the
  45. * EMAC_RXM register. JWB
  46. * 12-Mar-01 anne-sophie.harnois@nextream.fr
  47. * - Variables are compatible with those already defined in
  48. * include/net.h
  49. * - Receive buffer descriptor ring is used to send buffers
  50. * to the user
  51. * - Info print about send/received/handled packet number if
  52. * INFO_405_ENET is set
  53. * 17-Apr-01 stefan.roese@esd-electronics.com
  54. * - MAL reset in "eth_halt" included
  55. * - Enet speed and duplex output now in one line
  56. * 08-May-01 stefan.roese@esd-electronics.com
  57. * - MAL error handling added (eth_init called again)
  58. * 13-Nov-01 stefan.roese@esd-electronics.com
  59. * - Set IST bit in EMAC_M1 reg upon 100MBit or full duplex
  60. * 04-Jan-02 stefan.roese@esd-electronics.com
  61. * - Wait for PHY auto negotiation to complete added
  62. * 06-Feb-02 stefan.roese@esd-electronics.com
  63. * - Bug fixed in waiting for auto negotiation to complete
  64. * 26-Feb-02 stefan.roese@esd-electronics.com
  65. * - rx and tx buffer descriptors now allocated (no fixed address
  66. * used anymore)
  67. * 17-Jun-02 stefan.roese@esd-electronics.com
  68. * - MAL error debug printf 'M' removed (rx de interrupt may
  69. * occur upon many incoming packets with only 4 rx buffers).
  70. *-----------------------------------------------------------------------------*
  71. * 17-Nov-03 travis.sawyer@sandburst.com
  72. * - ported from 405gp_enet.c to utilized upto 4 EMAC ports
  73. * in the 440GX. This port should work with the 440GP
  74. * (2 EMACs) also
  75. * 15-Aug-05 sr@denx.de
  76. * - merged 405gp_enet.c and 440gx_enet.c to generic 4xx_enet.c
  77. now handling all 4xx cpu's.
  78. *-----------------------------------------------------------------------------*/
  79. #include <config.h>
  80. #include <common.h>
  81. #include <net.h>
  82. #include <asm/processor.h>
  83. #include <asm/io.h>
  84. #include <asm/cache.h>
  85. #include <asm/mmu.h>
  86. #include <commproc.h>
  87. #include <ppc4xx.h>
  88. #include <ppc4xx_enet.h>
  89. #include <405_mal.h>
  90. #include <miiphy.h>
  91. #include <malloc.h>
  92. #if !(defined(CONFIG_MII) || defined(CONFIG_CMD_MII))
  93. #error "CONFIG_MII has to be defined!"
  94. #endif
  95. #if defined(CONFIG_NETCONSOLE) && !defined(CONFIG_NET_MULTI)
  96. #error "CONFIG_NET_MULTI has to be defined for NetConsole"
  97. #endif
  98. #define EMAC_RESET_TIMEOUT 1000 /* 1000 ms reset timeout */
  99. #define PHY_AUTONEGOTIATE_TIMEOUT 5000 /* 5000 ms autonegotiate timeout */
  100. /* Ethernet Transmit and Receive Buffers */
  101. /* AS.HARNOIS
  102. * In the same way ENET_MAX_MTU and ENET_MAX_MTU_ALIGNED are set from
  103. * PKTSIZE and PKTSIZE_ALIGN (include/net.h)
  104. */
  105. #define ENET_MAX_MTU PKTSIZE
  106. #define ENET_MAX_MTU_ALIGNED PKTSIZE_ALIGN
  107. /*-----------------------------------------------------------------------------+
  108. * Defines for MAL/EMAC interrupt conditions as reported in the UIC (Universal
  109. * Interrupt Controller).
  110. *-----------------------------------------------------------------------------*/
  111. #define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev) * VECNUM_ETH1_OFFS))
  112. #if defined(CONFIG_HAS_ETH3)
  113. #if !defined(CONFIG_440GX)
  114. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)) || \
  115. UIC_MASK(ETH_IRQ_NUM(2)) || UIC_MASK(ETH_IRQ_NUM(3)))
  116. #else
  117. /* Unfortunately 440GX spreads EMAC interrupts on multiple UIC's */
  118. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)))
  119. #define UIC_ETHxB (UIC_MASK(ETH_IRQ_NUM(2)) || UIC_MASK(ETH_IRQ_NUM(3)))
  120. #endif /* !defined(CONFIG_440GX) */
  121. #elif defined(CONFIG_HAS_ETH2)
  122. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)) || \
  123. UIC_MASK(ETH_IRQ_NUM(2)))
  124. #elif defined(CONFIG_HAS_ETH1)
  125. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)))
  126. #else
  127. #define UIC_ETHx UIC_MASK(ETH_IRQ_NUM(0))
  128. #endif
  129. /*
  130. * Define a default version for UIC_ETHxB for non 440GX so that we can
  131. * use common code for all 4xx variants
  132. */
  133. #if !defined(UIC_ETHxB)
  134. #define UIC_ETHxB 0
  135. #endif
  136. #define UIC_MAL_SERR UIC_MASK(VECNUM_MAL_SERR)
  137. #define UIC_MAL_TXDE UIC_MASK(VECNUM_MAL_TXDE)
  138. #define UIC_MAL_RXDE UIC_MASK(VECNUM_MAL_RXDE)
  139. #define UIC_MAL_TXEOB UIC_MASK(VECNUM_MAL_TXEOB)
  140. #define UIC_MAL_RXEOB UIC_MASK(VECNUM_MAL_RXEOB)
  141. #define MAL_UIC_ERR (UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)
  142. #define MAL_UIC_DEF (UIC_MAL_RXEOB | MAL_UIC_ERR)
  143. /*
  144. * We have 3 different interrupt types:
  145. * - MAL interrupts indicating successful transfer
  146. * - MAL error interrupts indicating MAL related errors
  147. * - EMAC interrupts indicating EMAC related errors
  148. *
  149. * All those interrupts can be on different UIC's, but since
  150. * now at least all interrupts from one type are on the same
  151. * UIC. Only exception is 440GX where the EMAC interrupts are
  152. * spread over two UIC's!
  153. */
  154. #if defined(CONFIG_440GX)
  155. #define UIC_BASE_MAL UIC1_DCR_BASE
  156. #define UIC_BASE_MAL_ERR UIC2_DCR_BASE
  157. #define UIC_BASE_EMAC UIC2_DCR_BASE
  158. #define UIC_BASE_EMAC_B UIC3_DCR_BASE
  159. #else
  160. #define UIC_BASE_MAL (UIC0_DCR_BASE + (UIC_NR(VECNUM_MAL_TXEOB) * 0x10))
  161. #define UIC_BASE_MAL_ERR (UIC0_DCR_BASE + (UIC_NR(VECNUM_MAL_SERR) * 0x10))
  162. #define UIC_BASE_EMAC (UIC0_DCR_BASE + (UIC_NR(ETH_IRQ_NUM(0)) * 0x10))
  163. #define UIC_BASE_EMAC_B (UIC0_DCR_BASE + (UIC_NR(ETH_IRQ_NUM(0)) * 0x10))
  164. #endif
  165. #undef INFO_4XX_ENET
  166. #define BI_PHYMODE_NONE 0
  167. #define BI_PHYMODE_ZMII 1
  168. #define BI_PHYMODE_RGMII 2
  169. #define BI_PHYMODE_GMII 3
  170. #define BI_PHYMODE_RTBI 4
  171. #define BI_PHYMODE_TBI 5
  172. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  173. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  174. defined(CONFIG_405EX)
  175. #define BI_PHYMODE_SMII 6
  176. #define BI_PHYMODE_MII 7
  177. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  178. #define BI_PHYMODE_RMII 8
  179. #endif
  180. #endif
  181. #define BI_PHYMODE_SGMII 9
  182. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  183. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  184. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  185. defined(CONFIG_405EX)
  186. #define SDR0_MFR_ETH_CLK_SEL_V(n) ((0x01<<27) / (n+1))
  187. #endif
  188. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  189. #define SDR0_ETH_CFG_CLK_SEL_V(n) (0x01 << (8 + n))
  190. #endif
  191. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  192. #define MAL_RX_CHAN_MUL 8 /* 460EX/GT uses MAL channel 8 for EMAC1 */
  193. #else
  194. #define MAL_RX_CHAN_MUL 1
  195. #endif
  196. /*--------------------------------------------------------------------+
  197. * Fixed PHY (PHY-less) support for Ethernet Ports.
  198. *--------------------------------------------------------------------*/
  199. /*
  200. * Some boards do not have a PHY for each ethernet port. These ports
  201. * are known as Fixed PHY (or PHY-less) ports. For such ports, set
  202. * the appropriate CONFIG_PHY_ADDR equal to CONFIG_FIXED_PHY and
  203. * then define CONFIG_SYS_FIXED_PHY_PORTS to define what the speed and
  204. * duplex should be for these ports in the board configuration
  205. * file.
  206. *
  207. * For Example:
  208. * #define CONFIG_FIXED_PHY 0xFFFFFFFF
  209. *
  210. * #define CONFIG_PHY_ADDR CONFIG_FIXED_PHY
  211. * #define CONFIG_PHY1_ADDR 1
  212. * #define CONFIG_PHY2_ADDR CONFIG_FIXED_PHY
  213. * #define CONFIG_PHY3_ADDR 3
  214. *
  215. * #define CONFIG_SYS_FIXED_PHY_PORT(devnum,speed,duplex) \
  216. * {devnum, speed, duplex},
  217. *
  218. * #define CONFIG_SYS_FIXED_PHY_PORTS \
  219. * CONFIG_SYS_FIXED_PHY_PORT(0,1000,FULL) \
  220. * CONFIG_SYS_FIXED_PHY_PORT(2,100,HALF)
  221. */
  222. #ifndef CONFIG_FIXED_PHY
  223. #define CONFIG_FIXED_PHY 0xFFFFFFFF /* Fixed PHY (PHY-less) */
  224. #endif
  225. #ifndef CONFIG_SYS_FIXED_PHY_PORTS
  226. #define CONFIG_SYS_FIXED_PHY_PORTS /* default is an empty array */
  227. #endif
  228. struct fixed_phy_port {
  229. unsigned int devnum; /* ethernet port */
  230. unsigned int speed; /* specified speed 10,100 or 1000 */
  231. unsigned int duplex; /* specified duplex FULL or HALF */
  232. };
  233. static const struct fixed_phy_port fixed_phy_port[] = {
  234. CONFIG_SYS_FIXED_PHY_PORTS /* defined in board configuration file */
  235. };
  236. /*-----------------------------------------------------------------------------+
  237. * Global variables. TX and RX descriptors and buffers.
  238. *-----------------------------------------------------------------------------*/
  239. #if !defined(CONFIG_NET_MULTI)
  240. struct eth_device *emac0_dev = NULL;
  241. #endif
  242. /*
  243. * Get count of EMAC devices (doesn't have to be the max. possible number
  244. * supported by the cpu)
  245. *
  246. * CONFIG_BOARD_EMAC_COUNT added so now a "dynamic" way to configure the
  247. * EMAC count is possible. As it is needed for the Kilauea/Haleakala
  248. * 405EX/405EXr eval board, using the same binary.
  249. */
  250. #if defined(CONFIG_BOARD_EMAC_COUNT)
  251. #define LAST_EMAC_NUM board_emac_count()
  252. #else /* CONFIG_BOARD_EMAC_COUNT */
  253. #if defined(CONFIG_HAS_ETH3)
  254. #define LAST_EMAC_NUM 4
  255. #elif defined(CONFIG_HAS_ETH2)
  256. #define LAST_EMAC_NUM 3
  257. #elif defined(CONFIG_HAS_ETH1)
  258. #define LAST_EMAC_NUM 2
  259. #else
  260. #define LAST_EMAC_NUM 1
  261. #endif
  262. #endif /* CONFIG_BOARD_EMAC_COUNT */
  263. /* normal boards start with EMAC0 */
  264. #if !defined(CONFIG_EMAC_NR_START)
  265. #define CONFIG_EMAC_NR_START 0
  266. #endif
  267. #define MAL_RX_DESC_SIZE 2048
  268. #define MAL_TX_DESC_SIZE 2048
  269. #define MAL_ALLOC_SIZE (MAL_TX_DESC_SIZE + MAL_RX_DESC_SIZE)
  270. /*-----------------------------------------------------------------------------+
  271. * Prototypes and externals.
  272. *-----------------------------------------------------------------------------*/
  273. static void enet_rcv (struct eth_device *dev, unsigned long malisr);
  274. int enetInt (struct eth_device *dev);
  275. static void mal_err (struct eth_device *dev, unsigned long isr,
  276. unsigned long uic, unsigned long maldef,
  277. unsigned long mal_errr);
  278. static void emac_err (struct eth_device *dev, unsigned long isr);
  279. extern int phy_setup_aneg (char *devname, unsigned char addr);
  280. extern int emac4xx_miiphy_read (char *devname, unsigned char addr,
  281. unsigned char reg, unsigned short *value);
  282. extern int emac4xx_miiphy_write (char *devname, unsigned char addr,
  283. unsigned char reg, unsigned short value);
  284. int board_emac_count(void);
  285. static void emac_loopback_enable(EMAC_4XX_HW_PST hw_p)
  286. {
  287. #if defined(CONFIG_440SPE) || \
  288. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  289. defined(CONFIG_405EX)
  290. u32 val;
  291. mfsdr(sdr_mfr, val);
  292. val |= SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  293. mtsdr(sdr_mfr, val);
  294. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  295. u32 val;
  296. mfsdr(SDR0_ETH_CFG, val);
  297. val |= SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  298. mtsdr(SDR0_ETH_CFG, val);
  299. #endif
  300. }
  301. static void emac_loopback_disable(EMAC_4XX_HW_PST hw_p)
  302. {
  303. #if defined(CONFIG_440SPE) || \
  304. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  305. defined(CONFIG_405EX)
  306. u32 val;
  307. mfsdr(sdr_mfr, val);
  308. val &= ~SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  309. mtsdr(sdr_mfr, val);
  310. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  311. u32 val;
  312. mfsdr(SDR0_ETH_CFG, val);
  313. val &= ~SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  314. mtsdr(SDR0_ETH_CFG, val);
  315. #endif
  316. }
  317. /*-----------------------------------------------------------------------------+
  318. | ppc_4xx_eth_halt
  319. | Disable MAL channel, and EMACn
  320. +-----------------------------------------------------------------------------*/
  321. static void ppc_4xx_eth_halt (struct eth_device *dev)
  322. {
  323. EMAC_4XX_HW_PST hw_p = dev->priv;
  324. u32 val = 10000;
  325. out_be32((void *)EMAC_IER + hw_p->hw_addr, 0x00000000); /* disable emac interrupts */
  326. /* 1st reset MAL channel */
  327. /* Note: writing a 0 to a channel has no effect */
  328. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  329. mtdcr (maltxcarr, (MAL_CR_MMSR >> (hw_p->devnum * 2)));
  330. #else
  331. mtdcr (maltxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  332. #endif
  333. mtdcr (malrxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  334. /* wait for reset */
  335. while (mfdcr (malrxcasr) & (MAL_CR_MMSR >> hw_p->devnum)) {
  336. udelay (1000); /* Delay 1 MS so as not to hammer the register */
  337. val--;
  338. if (val == 0)
  339. break;
  340. }
  341. /* provide clocks for EMAC internal loopback */
  342. emac_loopback_enable(hw_p);
  343. /* EMAC RESET */
  344. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  345. /* remove clocks for EMAC internal loopback */
  346. emac_loopback_disable(hw_p);
  347. #ifndef CONFIG_NETCONSOLE
  348. hw_p->print_speed = 1; /* print speed message again next time */
  349. #endif
  350. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  351. /* don't bypass the TAHOE0/TAHOE1 cores for Linux */
  352. mfsdr(SDR0_ETH_CFG, val);
  353. val &= ~(SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  354. mtsdr(SDR0_ETH_CFG, val);
  355. #endif
  356. return;
  357. }
  358. #if defined (CONFIG_440GX)
  359. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  360. {
  361. unsigned long pfc1;
  362. unsigned long zmiifer;
  363. unsigned long rmiifer;
  364. mfsdr(sdr_pfc1, pfc1);
  365. pfc1 = SDR0_PFC1_EPS_DECODE(pfc1);
  366. zmiifer = 0;
  367. rmiifer = 0;
  368. switch (pfc1) {
  369. case 1:
  370. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  371. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  372. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  373. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  374. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  375. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  376. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  377. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  378. break;
  379. case 2:
  380. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  381. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  382. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  383. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  384. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  385. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  386. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  387. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  388. break;
  389. case 3:
  390. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  391. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  392. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  393. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  394. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  395. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  396. break;
  397. case 4:
  398. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  399. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  400. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (2);
  401. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (3);
  402. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  403. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  404. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  405. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  406. break;
  407. case 5:
  408. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  409. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  410. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (2);
  411. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  412. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  413. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  414. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  415. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  416. break;
  417. case 6:
  418. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  419. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  420. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  421. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  422. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  423. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  424. break;
  425. case 0:
  426. default:
  427. zmiifer = ZMII_FER_MII << ZMII_FER_V(devnum);
  428. rmiifer = 0x0;
  429. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  430. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  431. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  432. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  433. break;
  434. }
  435. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  436. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  437. out_be32((void *)ZMII_FER, zmiifer);
  438. out_be32((void *)RGMII_FER, rmiifer);
  439. return ((int)pfc1);
  440. }
  441. #endif /* CONFIG_440_GX */
  442. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  443. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  444. {
  445. unsigned long zmiifer=0x0;
  446. unsigned long pfc1;
  447. mfsdr(sdr_pfc1, pfc1);
  448. pfc1 &= SDR0_PFC1_SELECT_MASK;
  449. switch (pfc1) {
  450. case SDR0_PFC1_SELECT_CONFIG_2:
  451. /* 1 x GMII port */
  452. out_be32((void *)ZMII_FER, 0x00);
  453. out_be32((void *)RGMII_FER, 0x00000037);
  454. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  455. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  456. break;
  457. case SDR0_PFC1_SELECT_CONFIG_4:
  458. /* 2 x RGMII ports */
  459. out_be32((void *)ZMII_FER, 0x00);
  460. out_be32((void *)RGMII_FER, 0x00000055);
  461. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  462. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  463. break;
  464. case SDR0_PFC1_SELECT_CONFIG_6:
  465. /* 2 x SMII ports */
  466. out_be32((void *)ZMII_FER,
  467. ((ZMII_FER_SMII) << ZMII_FER_V(0)) |
  468. ((ZMII_FER_SMII) << ZMII_FER_V(1)));
  469. out_be32((void *)RGMII_FER, 0x00000000);
  470. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  471. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  472. break;
  473. case SDR0_PFC1_SELECT_CONFIG_1_2:
  474. /* only 1 x MII supported */
  475. out_be32((void *)ZMII_FER, (ZMII_FER_MII) << ZMII_FER_V(0));
  476. out_be32((void *)RGMII_FER, 0x00000000);
  477. bis->bi_phymode[0] = BI_PHYMODE_MII;
  478. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  479. break;
  480. default:
  481. break;
  482. }
  483. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  484. zmiifer = in_be32((void *)ZMII_FER);
  485. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  486. out_be32((void *)ZMII_FER, zmiifer);
  487. return ((int)0x0);
  488. }
  489. #endif /* CONFIG_440EPX */
  490. #if defined(CONFIG_405EX)
  491. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  492. {
  493. u32 rgmiifer = 0;
  494. /*
  495. * The 405EX(r)'s RGMII bridge can operate in one of several
  496. * modes, only one of which (2 x RGMII) allows the
  497. * simultaneous use of both EMACs on the 405EX.
  498. */
  499. switch (CONFIG_EMAC_PHY_MODE) {
  500. case EMAC_PHY_MODE_NONE:
  501. /* No ports */
  502. rgmiifer |= RGMII_FER_DIS << 0;
  503. rgmiifer |= RGMII_FER_DIS << 4;
  504. out_be32((void *)RGMII_FER, rgmiifer);
  505. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  506. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  507. break;
  508. case EMAC_PHY_MODE_NONE_RGMII:
  509. /* 1 x RGMII port on channel 0 */
  510. rgmiifer |= RGMII_FER_RGMII << 0;
  511. rgmiifer |= RGMII_FER_DIS << 4;
  512. out_be32((void *)RGMII_FER, rgmiifer);
  513. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  514. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  515. break;
  516. case EMAC_PHY_MODE_RGMII_NONE:
  517. /* 1 x RGMII port on channel 1 */
  518. rgmiifer |= RGMII_FER_DIS << 0;
  519. rgmiifer |= RGMII_FER_RGMII << 4;
  520. out_be32((void *)RGMII_FER, rgmiifer);
  521. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  522. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  523. break;
  524. case EMAC_PHY_MODE_RGMII_RGMII:
  525. /* 2 x RGMII ports */
  526. rgmiifer |= RGMII_FER_RGMII << 0;
  527. rgmiifer |= RGMII_FER_RGMII << 4;
  528. out_be32((void *)RGMII_FER, rgmiifer);
  529. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  530. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  531. break;
  532. case EMAC_PHY_MODE_NONE_GMII:
  533. /* 1 x GMII port on channel 0 */
  534. rgmiifer |= RGMII_FER_GMII << 0;
  535. rgmiifer |= RGMII_FER_DIS << 4;
  536. out_be32((void *)RGMII_FER, rgmiifer);
  537. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  538. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  539. break;
  540. case EMAC_PHY_MODE_NONE_MII:
  541. /* 1 x MII port on channel 0 */
  542. rgmiifer |= RGMII_FER_MII << 0;
  543. rgmiifer |= RGMII_FER_DIS << 4;
  544. out_be32((void *)RGMII_FER, rgmiifer);
  545. bis->bi_phymode[0] = BI_PHYMODE_MII;
  546. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  547. break;
  548. case EMAC_PHY_MODE_GMII_NONE:
  549. /* 1 x GMII port on channel 1 */
  550. rgmiifer |= RGMII_FER_DIS << 0;
  551. rgmiifer |= RGMII_FER_GMII << 4;
  552. out_be32((void *)RGMII_FER, rgmiifer);
  553. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  554. bis->bi_phymode[1] = BI_PHYMODE_GMII;
  555. break;
  556. case EMAC_PHY_MODE_MII_NONE:
  557. /* 1 x MII port on channel 1 */
  558. rgmiifer |= RGMII_FER_DIS << 0;
  559. rgmiifer |= RGMII_FER_MII << 4;
  560. out_be32((void *)RGMII_FER, rgmiifer);
  561. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  562. bis->bi_phymode[1] = BI_PHYMODE_MII;
  563. break;
  564. default:
  565. break;
  566. }
  567. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  568. rgmiifer = in_be32((void *)RGMII_FER);
  569. rgmiifer |= (1 << (19-devnum));
  570. out_be32((void *)RGMII_FER, rgmiifer);
  571. return ((int)0x0);
  572. }
  573. #endif /* CONFIG_405EX */
  574. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  575. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  576. {
  577. u32 eth_cfg;
  578. u32 zmiifer; /* ZMII0_FER reg. */
  579. u32 rmiifer; /* RGMII0_FER reg. Bridge 0 */
  580. u32 rmiifer1; /* RGMII0_FER reg. Bridge 1 */
  581. int mode;
  582. zmiifer = 0;
  583. rmiifer = 0;
  584. rmiifer1 = 0;
  585. #if defined(CONFIG_460EX)
  586. mode = 9;
  587. mfsdr(SDR0_ETH_CFG, eth_cfg);
  588. if (((eth_cfg & SDR0_ETH_CFG_SGMII0_ENABLE) > 0) &&
  589. ((eth_cfg & SDR0_ETH_CFG_SGMII1_ENABLE) > 0))
  590. mode = 11; /* config SGMII */
  591. #else
  592. mode = 10;
  593. mfsdr(SDR0_ETH_CFG, eth_cfg);
  594. if (((eth_cfg & SDR0_ETH_CFG_SGMII0_ENABLE) > 0) &&
  595. ((eth_cfg & SDR0_ETH_CFG_SGMII1_ENABLE) > 0) &&
  596. ((eth_cfg & SDR0_ETH_CFG_SGMII2_ENABLE) > 0))
  597. mode = 12; /* config SGMII */
  598. #endif
  599. /* TODO:
  600. * NOTE: 460GT has 2 RGMII bridge cores:
  601. * emac0 ------ RGMII0_BASE
  602. * |
  603. * emac1 -----+
  604. *
  605. * emac2 ------ RGMII1_BASE
  606. * |
  607. * emac3 -----+
  608. *
  609. * 460EX has 1 RGMII bridge core:
  610. * and RGMII1_BASE is disabled
  611. * emac0 ------ RGMII0_BASE
  612. * |
  613. * emac1 -----+
  614. */
  615. /*
  616. * Right now only 2*RGMII is supported. Please extend when needed.
  617. * sr - 2008-02-19
  618. * Add SGMII support.
  619. * vg - 2008-07-28
  620. */
  621. switch (mode) {
  622. case 1:
  623. /* 1 MII - 460EX */
  624. /* GMC0 EMAC4_0, ZMII Bridge */
  625. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  626. bis->bi_phymode[0] = BI_PHYMODE_MII;
  627. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  628. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  629. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  630. break;
  631. case 2:
  632. /* 2 MII - 460GT */
  633. /* GMC0 EMAC4_0, GMC1 EMAC4_2, ZMII Bridge */
  634. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  635. zmiifer |= ZMII_FER_MII << ZMII_FER_V(2);
  636. bis->bi_phymode[0] = BI_PHYMODE_MII;
  637. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  638. bis->bi_phymode[2] = BI_PHYMODE_MII;
  639. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  640. break;
  641. case 3:
  642. /* 2 RMII - 460EX */
  643. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  644. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  645. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  646. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  647. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  648. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  649. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  650. break;
  651. case 4:
  652. /* 4 RMII - 460GT */
  653. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC1 EMAC4_2, GMC1, EMAC4_3 */
  654. /* ZMII Bridge */
  655. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  656. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  657. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  658. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  659. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  660. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  661. bis->bi_phymode[2] = BI_PHYMODE_RMII;
  662. bis->bi_phymode[3] = BI_PHYMODE_RMII;
  663. break;
  664. case 5:
  665. /* 2 SMII - 460EX */
  666. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  667. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  668. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  669. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  670. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  671. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  672. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  673. break;
  674. case 6:
  675. /* 4 SMII - 460GT */
  676. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC0 EMAC4_3, GMC0 EMAC4_3 */
  677. /* ZMII Bridge */
  678. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  679. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  680. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  681. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  682. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  683. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  684. bis->bi_phymode[2] = BI_PHYMODE_SMII;
  685. bis->bi_phymode[3] = BI_PHYMODE_SMII;
  686. break;
  687. case 7:
  688. /* This is the default mode that we want for board bringup - Maple */
  689. /* 1 GMII - 460EX */
  690. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  691. rmiifer |= RGMII_FER_MDIO(0);
  692. if (devnum == 0) {
  693. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  694. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  695. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  696. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  697. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  698. } else {
  699. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(3); /* CH1CFG - EMAC1 */
  700. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  701. bis->bi_phymode[1] = BI_PHYMODE_GMII;
  702. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  703. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  704. }
  705. break;
  706. case 8:
  707. /* 2 GMII - 460GT */
  708. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  709. /* GMC1 EMAC4_2, RGMII Bridge 1 */
  710. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  711. rmiifer1 |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC2 */
  712. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  713. rmiifer1 |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC2 */
  714. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  715. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  716. bis->bi_phymode[2] = BI_PHYMODE_GMII;
  717. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  718. break;
  719. case 9:
  720. /* 2 RGMII - 460EX */
  721. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  722. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  723. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  724. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  725. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  726. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  727. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  728. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  729. break;
  730. case 10:
  731. /* 4 RGMII - 460GT */
  732. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  733. /* GMC1 EMAC4_2, GMC1 EMAC4_3, RGMII Bridge 1 */
  734. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  735. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  736. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(2);
  737. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(3);
  738. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  739. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  740. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  741. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  742. break;
  743. case 11:
  744. /* 2 SGMII - 460EX */
  745. bis->bi_phymode[0] = BI_PHYMODE_SGMII;
  746. bis->bi_phymode[1] = BI_PHYMODE_SGMII;
  747. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  748. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  749. break;
  750. case 12:
  751. /* 3 SGMII - 460GT */
  752. bis->bi_phymode[0] = BI_PHYMODE_SGMII;
  753. bis->bi_phymode[1] = BI_PHYMODE_SGMII;
  754. bis->bi_phymode[2] = BI_PHYMODE_SGMII;
  755. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  756. break;
  757. default:
  758. break;
  759. }
  760. /* Set EMAC for MDIO */
  761. mfsdr(SDR0_ETH_CFG, eth_cfg);
  762. eth_cfg |= SDR0_ETH_CFG_MDIO_SEL_EMAC0;
  763. mtsdr(SDR0_ETH_CFG, eth_cfg);
  764. out_be32((void *)RGMII_FER, rmiifer);
  765. #if defined(CONFIG_460GT)
  766. out_be32((void *)RGMII_FER + RGMII1_BASE_OFFSET, rmiifer1);
  767. #endif
  768. /* bypass the TAHOE0/TAHOE1 cores for U-Boot */
  769. mfsdr(SDR0_ETH_CFG, eth_cfg);
  770. eth_cfg |= (SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  771. mtsdr(SDR0_ETH_CFG, eth_cfg);
  772. return 0;
  773. }
  774. #endif /* CONFIG_460EX || CONFIG_460GT */
  775. static inline void *malloc_aligned(u32 size, u32 align)
  776. {
  777. return (void *)(((u32)malloc(size + align) + align - 1) &
  778. ~(align - 1));
  779. }
  780. static int ppc_4xx_eth_init (struct eth_device *dev, bd_t * bis)
  781. {
  782. int i;
  783. unsigned long reg = 0;
  784. unsigned long msr;
  785. unsigned long speed;
  786. unsigned long duplex;
  787. unsigned long failsafe;
  788. unsigned mode_reg;
  789. unsigned short devnum;
  790. unsigned short reg_short;
  791. #if defined(CONFIG_440GX) || \
  792. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  793. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  794. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  795. defined(CONFIG_405EX)
  796. sys_info_t sysinfo;
  797. #if defined(CONFIG_440GX) || defined(CONFIG_440SPE) || \
  798. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  799. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  800. defined(CONFIG_405EX)
  801. int ethgroup = -1;
  802. #endif
  803. #endif
  804. u32 bd_cached;
  805. u32 bd_uncached = 0;
  806. #ifdef CONFIG_4xx_DCACHE
  807. static u32 last_used_ea = 0;
  808. #endif
  809. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  810. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  811. defined(CONFIG_405EX)
  812. int rgmii_channel;
  813. #endif
  814. EMAC_4XX_HW_PST hw_p = dev->priv;
  815. /* before doing anything, figure out if we have a MAC address */
  816. /* if not, bail */
  817. if (memcmp (dev->enetaddr, "\0\0\0\0\0\0", 6) == 0) {
  818. printf("ERROR: ethaddr not set!\n");
  819. return -1;
  820. }
  821. #if defined(CONFIG_440GX) || \
  822. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  823. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  824. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  825. defined(CONFIG_405EX)
  826. /* Need to get the OPB frequency so we can access the PHY */
  827. get_sys_info (&sysinfo);
  828. #endif
  829. msr = mfmsr ();
  830. mtmsr (msr & ~(MSR_EE)); /* disable interrupts */
  831. devnum = hw_p->devnum;
  832. #ifdef INFO_4XX_ENET
  833. /* AS.HARNOIS
  834. * We should have :
  835. * hw_p->stats.pkts_handled <= hw_p->stats.pkts_rx <= hw_p->stats.pkts_handled+PKTBUFSRX
  836. * In the most cases hw_p->stats.pkts_handled = hw_p->stats.pkts_rx, but it
  837. * is possible that new packets (without relationship with
  838. * current transfer) have got the time to arrived before
  839. * netloop calls eth_halt
  840. */
  841. printf ("About preceeding transfer (eth%d):\n"
  842. "- Sent packet number %d\n"
  843. "- Received packet number %d\n"
  844. "- Handled packet number %d\n",
  845. hw_p->devnum,
  846. hw_p->stats.pkts_tx,
  847. hw_p->stats.pkts_rx, hw_p->stats.pkts_handled);
  848. hw_p->stats.pkts_tx = 0;
  849. hw_p->stats.pkts_rx = 0;
  850. hw_p->stats.pkts_handled = 0;
  851. hw_p->print_speed = 1; /* print speed message again next time */
  852. #endif
  853. hw_p->tx_err_index = 0; /* Transmit Error Index for tx_err_log */
  854. hw_p->rx_err_index = 0; /* Receive Error Index for rx_err_log */
  855. hw_p->rx_slot = 0; /* MAL Receive Slot */
  856. hw_p->rx_i_index = 0; /* Receive Interrupt Queue Index */
  857. hw_p->rx_u_index = 0; /* Receive User Queue Index */
  858. hw_p->tx_slot = 0; /* MAL Transmit Slot */
  859. hw_p->tx_i_index = 0; /* Transmit Interrupt Queue Index */
  860. hw_p->tx_u_index = 0; /* Transmit User Queue Index */
  861. #if defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  862. /* set RMII mode */
  863. /* NOTE: 440GX spec states that mode is mutually exclusive */
  864. /* NOTE: Therefore, disable all other EMACS, since we handle */
  865. /* NOTE: only one emac at a time */
  866. reg = 0;
  867. out_be32((void *)ZMII_FER, 0);
  868. udelay (100);
  869. #if defined(CONFIG_440GP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  870. out_be32((void *)ZMII_FER, (ZMII_FER_RMII | ZMII_FER_MDI) << ZMII_FER_V (devnum));
  871. #elif defined(CONFIG_440GX) || \
  872. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  873. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  874. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  875. #endif
  876. out_be32((void *)ZMII_SSR, ZMII_SSR_SP << ZMII_SSR_V(devnum));
  877. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  878. #if defined(CONFIG_405EX)
  879. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  880. #endif
  881. sync();
  882. /* provide clocks for EMAC internal loopback */
  883. emac_loopback_enable(hw_p);
  884. /* EMAC RESET */
  885. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  886. /* remove clocks for EMAC internal loopback */
  887. emac_loopback_disable(hw_p);
  888. failsafe = 1000;
  889. while ((in_be32((void *)EMAC_M0 + hw_p->hw_addr) & (EMAC_M0_SRST)) && failsafe) {
  890. udelay (1000);
  891. failsafe--;
  892. }
  893. if (failsafe <= 0)
  894. printf("\nProblem resetting EMAC!\n");
  895. #if defined(CONFIG_440GX) || \
  896. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  897. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  898. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  899. defined(CONFIG_405EX)
  900. /* Whack the M1 register */
  901. mode_reg = 0x0;
  902. mode_reg &= ~0x00000038;
  903. if (sysinfo.freqOPB <= 50000000);
  904. else if (sysinfo.freqOPB <= 66666667)
  905. mode_reg |= EMAC_M1_OBCI_66;
  906. else if (sysinfo.freqOPB <= 83333333)
  907. mode_reg |= EMAC_M1_OBCI_83;
  908. else if (sysinfo.freqOPB <= 100000000)
  909. mode_reg |= EMAC_M1_OBCI_100;
  910. else
  911. mode_reg |= EMAC_M1_OBCI_GT100;
  912. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  913. #endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
  914. #if defined(CONFIG_GPCS_PHY_ADDR) || defined(CONFIG_GPCS_PHY1_ADDR) || \
  915. defined(CONFIG_GPCS_PHY2_ADDR) || defined(CONFIG_GPCS_PHY3_ADDR)
  916. if (bis->bi_phymode[devnum] == BI_PHYMODE_SGMII) {
  917. /*
  918. * In SGMII mode, GPCS access is needed for
  919. * communication with the internal SGMII SerDes.
  920. */
  921. switch (devnum) {
  922. #if defined(CONFIG_GPCS_PHY_ADDR)
  923. case 0:
  924. reg = CONFIG_GPCS_PHY_ADDR;
  925. break;
  926. #endif
  927. #if defined(CONFIG_GPCS_PHY1_ADDR)
  928. case 1:
  929. reg = CONFIG_GPCS_PHY1_ADDR;
  930. break;
  931. #endif
  932. #if defined(CONFIG_GPCS_PHY2_ADDR)
  933. case 2:
  934. reg = CONFIG_GPCS_PHY2_ADDR;
  935. break;
  936. #endif
  937. #if defined(CONFIG_GPCS_PHY3_ADDR)
  938. case 3:
  939. reg = CONFIG_GPCS_PHY3_ADDR;
  940. break;
  941. #endif
  942. }
  943. mode_reg = in_be32((void *)EMAC_M1 + hw_p->hw_addr);
  944. mode_reg |= EMAC_M1_MF_1000GPCS | EMAC_M1_IPPA_SET(reg);
  945. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  946. /* Configure GPCS interface to recommended setting for SGMII */
  947. miiphy_reset(dev->name, reg);
  948. miiphy_write(dev->name, reg, 0x04, 0x8120); /* AsymPause, FDX */
  949. miiphy_write(dev->name, reg, 0x07, 0x2801); /* msg_pg, toggle */
  950. miiphy_write(dev->name, reg, 0x00, 0x0140); /* 1Gbps, FDX */
  951. }
  952. #endif /* defined(CONFIG_GPCS_PHY_ADDR) */
  953. /* wait for PHY to complete auto negotiation */
  954. reg_short = 0;
  955. switch (devnum) {
  956. case 0:
  957. reg = CONFIG_PHY_ADDR;
  958. break;
  959. #if defined (CONFIG_PHY1_ADDR)
  960. case 1:
  961. reg = CONFIG_PHY1_ADDR;
  962. break;
  963. #endif
  964. #if defined (CONFIG_PHY2_ADDR)
  965. case 2:
  966. reg = CONFIG_PHY2_ADDR;
  967. break;
  968. #endif
  969. #if defined (CONFIG_PHY3_ADDR)
  970. case 3:
  971. reg = CONFIG_PHY3_ADDR;
  972. break;
  973. #endif
  974. default:
  975. reg = CONFIG_PHY_ADDR;
  976. break;
  977. }
  978. bis->bi_phynum[devnum] = reg;
  979. if (reg == CONFIG_FIXED_PHY)
  980. goto get_speed;
  981. #if defined(CONFIG_PHY_RESET)
  982. /*
  983. * Reset the phy, only if its the first time through
  984. * otherwise, just check the speeds & feeds
  985. */
  986. if (hw_p->first_init == 0) {
  987. #if defined(CONFIG_M88E1111_PHY)
  988. miiphy_write (dev->name, reg, 0x14, 0x0ce3);
  989. miiphy_write (dev->name, reg, 0x18, 0x4101);
  990. miiphy_write (dev->name, reg, 0x09, 0x0e00);
  991. miiphy_write (dev->name, reg, 0x04, 0x01e1);
  992. #endif
  993. #if defined(CONFIG_M88E1112_PHY)
  994. if (bis->bi_phymode[devnum] == BI_PHYMODE_SGMII) {
  995. /*
  996. * Marvell 88E1112 PHY needs to have the SGMII MAC
  997. * interace (page 2) properly configured to
  998. * communicate with the 460EX/GT GPCS interface.
  999. */
  1000. /* Set access to Page 2 */
  1001. miiphy_write(dev->name, reg, 0x16, 0x0002);
  1002. miiphy_write(dev->name, reg, 0x00, 0x0040); /* 1Gbps */
  1003. miiphy_read(dev->name, reg, 0x1a, &reg_short);
  1004. reg_short |= 0x8000; /* bypass Auto-Negotiation */
  1005. miiphy_write(dev->name, reg, 0x1a, reg_short);
  1006. miiphy_reset(dev->name, reg); /* reset MAC interface */
  1007. /* Reset access to Page 0 */
  1008. miiphy_write(dev->name, reg, 0x16, 0x0000);
  1009. }
  1010. #endif /* defined(CONFIG_M88E1112_PHY) */
  1011. miiphy_reset (dev->name, reg);
  1012. #if defined(CONFIG_440GX) || \
  1013. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1014. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  1015. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1016. defined(CONFIG_405EX)
  1017. #if defined(CONFIG_CIS8201_PHY)
  1018. /*
  1019. * Cicada 8201 PHY needs to have an extended register whacked
  1020. * for RGMII mode.
  1021. */
  1022. if (((devnum == 2) || (devnum == 3)) && (4 == ethgroup)) {
  1023. #if defined(CONFIG_CIS8201_SHORT_ETCH)
  1024. miiphy_write (dev->name, reg, 23, 0x1300);
  1025. #else
  1026. miiphy_write (dev->name, reg, 23, 0x1000);
  1027. #endif
  1028. /*
  1029. * Vitesse VSC8201/Cicada CIS8201 errata:
  1030. * Interoperability problem with Intel 82547EI phys
  1031. * This work around (provided by Vitesse) changes
  1032. * the default timer convergence from 8ms to 12ms
  1033. */
  1034. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  1035. miiphy_write (dev->name, reg, 0x08, 0x0200);
  1036. miiphy_write (dev->name, reg, 0x1f, 0x52b5);
  1037. miiphy_write (dev->name, reg, 0x02, 0x0004);
  1038. miiphy_write (dev->name, reg, 0x01, 0x0671);
  1039. miiphy_write (dev->name, reg, 0x00, 0x8fae);
  1040. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  1041. miiphy_write (dev->name, reg, 0x08, 0x0000);
  1042. miiphy_write (dev->name, reg, 0x1f, 0x0000);
  1043. /* end Vitesse/Cicada errata */
  1044. }
  1045. #endif /* defined(CONFIG_CIS8201_PHY) */
  1046. #if defined(CONFIG_ET1011C_PHY)
  1047. /*
  1048. * Agere ET1011c PHY needs to have an extended register whacked
  1049. * for RGMII mode.
  1050. */
  1051. if (((devnum == 2) || (devnum ==3)) && (4 == ethgroup)) {
  1052. miiphy_read (dev->name, reg, 0x16, &reg_short);
  1053. reg_short &= ~(0x7);
  1054. reg_short |= 0x6; /* RGMII DLL Delay*/
  1055. miiphy_write (dev->name, reg, 0x16, reg_short);
  1056. miiphy_read (dev->name, reg, 0x17, &reg_short);
  1057. reg_short &= ~(0x40);
  1058. miiphy_write (dev->name, reg, 0x17, reg_short);
  1059. miiphy_write(dev->name, reg, 0x1c, 0x74f0);
  1060. }
  1061. #endif /* defined(CONFIG_ET1011C_PHY) */
  1062. #endif /* defined(CONFIG_440GX) ... */
  1063. /* Start/Restart autonegotiation */
  1064. phy_setup_aneg (dev->name, reg);
  1065. udelay (1000);
  1066. }
  1067. #endif /* defined(CONFIG_PHY_RESET) */
  1068. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  1069. /*
  1070. * Wait if PHY is capable of autonegotiation and autonegotiation is not complete
  1071. */
  1072. if ((reg_short & PHY_BMSR_AUTN_ABLE)
  1073. && !(reg_short & PHY_BMSR_AUTN_COMP)) {
  1074. puts ("Waiting for PHY auto negotiation to complete");
  1075. i = 0;
  1076. while (!(reg_short & PHY_BMSR_AUTN_COMP)) {
  1077. /*
  1078. * Timeout reached ?
  1079. */
  1080. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  1081. puts (" TIMEOUT !\n");
  1082. break;
  1083. }
  1084. if ((i++ % 1000) == 0) {
  1085. putc ('.');
  1086. }
  1087. udelay (1000); /* 1 ms */
  1088. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  1089. }
  1090. puts (" done\n");
  1091. udelay (500000); /* another 500 ms (results in faster booting) */
  1092. }
  1093. get_speed:
  1094. if (reg == CONFIG_FIXED_PHY) {
  1095. for (i = 0; i < ARRAY_SIZE(fixed_phy_port); i++) {
  1096. if (devnum == fixed_phy_port[i].devnum) {
  1097. speed = fixed_phy_port[i].speed;
  1098. duplex = fixed_phy_port[i].duplex;
  1099. break;
  1100. }
  1101. }
  1102. if (i == ARRAY_SIZE(fixed_phy_port)) {
  1103. printf("ERROR: PHY (%s) not configured correctly!\n",
  1104. dev->name);
  1105. return -1;
  1106. }
  1107. } else {
  1108. speed = miiphy_speed(dev->name, reg);
  1109. duplex = miiphy_duplex(dev->name, reg);
  1110. }
  1111. if (hw_p->print_speed) {
  1112. hw_p->print_speed = 0;
  1113. printf ("ENET Speed is %d Mbps - %s duplex connection (EMAC%d)\n",
  1114. (int) speed, (duplex == HALF) ? "HALF" : "FULL",
  1115. hw_p->devnum);
  1116. }
  1117. #if defined(CONFIG_440) && \
  1118. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE) && \
  1119. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) && \
  1120. !defined(CONFIG_460EX) && !defined(CONFIG_460GT)
  1121. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  1122. mfsdr(sdr_mfr, reg);
  1123. if (speed == 100) {
  1124. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_100M;
  1125. } else {
  1126. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_10M;
  1127. }
  1128. mtsdr(sdr_mfr, reg);
  1129. #endif
  1130. /* Set ZMII/RGMII speed according to the phy link speed */
  1131. reg = in_be32((void *)ZMII_SSR);
  1132. if ( (speed == 100) || (speed == 1000) )
  1133. out_be32((void *)ZMII_SSR, reg | (ZMII_SSR_SP << ZMII_SSR_V (devnum)));
  1134. else
  1135. out_be32((void *)ZMII_SSR, reg & (~(ZMII_SSR_SP << ZMII_SSR_V (devnum))));
  1136. if ((devnum == 2) || (devnum == 3)) {
  1137. if (speed == 1000)
  1138. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
  1139. else if (speed == 100)
  1140. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
  1141. else if (speed == 10)
  1142. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
  1143. else {
  1144. printf("Error in RGMII Speed\n");
  1145. return -1;
  1146. }
  1147. out_be32((void *)RGMII_SSR, reg);
  1148. }
  1149. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  1150. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1151. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1152. defined(CONFIG_405EX)
  1153. if (devnum >= 2)
  1154. rgmii_channel = devnum - 2;
  1155. else
  1156. rgmii_channel = devnum;
  1157. if (speed == 1000)
  1158. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V(rgmii_channel));
  1159. else if (speed == 100)
  1160. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V(rgmii_channel));
  1161. else if (speed == 10)
  1162. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V(rgmii_channel));
  1163. else {
  1164. printf("Error in RGMII Speed\n");
  1165. return -1;
  1166. }
  1167. out_be32((void *)RGMII_SSR, reg);
  1168. #if defined(CONFIG_460GT)
  1169. if ((devnum == 2) || (devnum == 3))
  1170. out_be32((void *)RGMII_SSR + RGMII1_BASE_OFFSET, reg);
  1171. #endif
  1172. #endif
  1173. /* set the Mal configuration reg */
  1174. #if defined(CONFIG_440GX) || \
  1175. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1176. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  1177. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1178. defined(CONFIG_405EX)
  1179. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA |
  1180. MAL_CR_PLBLT_DEFAULT | MAL_CR_EOPIE | 0x00330000);
  1181. #else
  1182. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA | MAL_CR_PLBLT_DEFAULT);
  1183. /* Errata 1.12: MAL_1 -- Disable MAL bursting */
  1184. if (get_pvr() == PVR_440GP_RB) {
  1185. mtdcr (malmcr, mfdcr(malmcr) & ~MAL_CR_PLBB);
  1186. }
  1187. #endif
  1188. /*
  1189. * Malloc MAL buffer desciptors, make sure they are
  1190. * aligned on cache line boundary size
  1191. * (401/403/IOP480 = 16, 405 = 32)
  1192. * and doesn't cross cache block boundaries.
  1193. */
  1194. if (hw_p->first_init == 0) {
  1195. debug("*** Allocating descriptor memory ***\n");
  1196. bd_cached = (u32)malloc_aligned(MAL_ALLOC_SIZE, 4096);
  1197. if (!bd_cached) {
  1198. printf("%s: Error allocating MAL descriptor buffers!\n", __func__);
  1199. return -1;
  1200. }
  1201. #ifdef CONFIG_4xx_DCACHE
  1202. flush_dcache_range(bd_cached, bd_cached + MAL_ALLOC_SIZE);
  1203. if (!last_used_ea)
  1204. #if defined(CONFIG_SYS_MEM_TOP_HIDE)
  1205. bd_uncached = bis->bi_memsize + CONFIG_SYS_MEM_TOP_HIDE;
  1206. #else
  1207. bd_uncached = bis->bi_memsize;
  1208. #endif
  1209. else
  1210. bd_uncached = last_used_ea + MAL_ALLOC_SIZE;
  1211. last_used_ea = bd_uncached;
  1212. program_tlb(bd_cached, bd_uncached, MAL_ALLOC_SIZE,
  1213. TLB_WORD2_I_ENABLE);
  1214. #else
  1215. bd_uncached = bd_cached;
  1216. #endif
  1217. hw_p->tx_phys = bd_cached;
  1218. hw_p->rx_phys = bd_cached + MAL_TX_DESC_SIZE;
  1219. hw_p->tx = (mal_desc_t *)(bd_uncached);
  1220. hw_p->rx = (mal_desc_t *)(bd_uncached + MAL_TX_DESC_SIZE);
  1221. debug("hw_p->tx=%08x, hw_p->rx=%08x\n", hw_p->tx, hw_p->rx);
  1222. }
  1223. for (i = 0; i < NUM_TX_BUFF; i++) {
  1224. hw_p->tx[i].ctrl = 0;
  1225. hw_p->tx[i].data_len = 0;
  1226. if (hw_p->first_init == 0)
  1227. hw_p->txbuf_ptr = malloc_aligned(MAL_ALLOC_SIZE,
  1228. L1_CACHE_BYTES);
  1229. hw_p->tx[i].data_ptr = hw_p->txbuf_ptr;
  1230. if ((NUM_TX_BUFF - 1) == i)
  1231. hw_p->tx[i].ctrl |= MAL_TX_CTRL_WRAP;
  1232. hw_p->tx_run[i] = -1;
  1233. debug("TX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->tx[i].data_ptr);
  1234. }
  1235. for (i = 0; i < NUM_RX_BUFF; i++) {
  1236. hw_p->rx[i].ctrl = 0;
  1237. hw_p->rx[i].data_len = 0;
  1238. hw_p->rx[i].data_ptr = (char *)NetRxPackets[i];
  1239. if ((NUM_RX_BUFF - 1) == i)
  1240. hw_p->rx[i].ctrl |= MAL_RX_CTRL_WRAP;
  1241. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY | MAL_RX_CTRL_INTR;
  1242. hw_p->rx_ready[i] = -1;
  1243. debug("RX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->rx[i].data_ptr);
  1244. }
  1245. reg = 0x00000000;
  1246. reg |= dev->enetaddr[0]; /* set high address */
  1247. reg = reg << 8;
  1248. reg |= dev->enetaddr[1];
  1249. out_be32((void *)EMAC_IAH + hw_p->hw_addr, reg);
  1250. reg = 0x00000000;
  1251. reg |= dev->enetaddr[2]; /* set low address */
  1252. reg = reg << 8;
  1253. reg |= dev->enetaddr[3];
  1254. reg = reg << 8;
  1255. reg |= dev->enetaddr[4];
  1256. reg = reg << 8;
  1257. reg |= dev->enetaddr[5];
  1258. out_be32((void *)EMAC_IAL + hw_p->hw_addr, reg);
  1259. switch (devnum) {
  1260. case 1:
  1261. /* setup MAL tx & rx channel pointers */
  1262. #if defined (CONFIG_405EP) || defined (CONFIG_440EP) || defined (CONFIG_440GR)
  1263. mtdcr (maltxctp2r, hw_p->tx_phys);
  1264. #else
  1265. mtdcr (maltxctp1r, hw_p->tx_phys);
  1266. #endif
  1267. #if defined(CONFIG_440)
  1268. mtdcr (maltxbattr, 0x0);
  1269. mtdcr (malrxbattr, 0x0);
  1270. #endif
  1271. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1272. mtdcr (malrxctp8r, hw_p->rx_phys);
  1273. /* set RX buffer size */
  1274. mtdcr (malrcbs8, ENET_MAX_MTU_ALIGNED / 16);
  1275. #else
  1276. mtdcr (malrxctp1r, hw_p->rx_phys);
  1277. /* set RX buffer size */
  1278. mtdcr (malrcbs1, ENET_MAX_MTU_ALIGNED / 16);
  1279. #endif
  1280. break;
  1281. #if defined (CONFIG_440GX)
  1282. case 2:
  1283. /* setup MAL tx & rx channel pointers */
  1284. mtdcr (maltxbattr, 0x0);
  1285. mtdcr (malrxbattr, 0x0);
  1286. mtdcr (maltxctp2r, hw_p->tx_phys);
  1287. mtdcr (malrxctp2r, hw_p->rx_phys);
  1288. /* set RX buffer size */
  1289. mtdcr (malrcbs2, ENET_MAX_MTU_ALIGNED / 16);
  1290. break;
  1291. case 3:
  1292. /* setup MAL tx & rx channel pointers */
  1293. mtdcr (maltxbattr, 0x0);
  1294. mtdcr (maltxctp3r, hw_p->tx_phys);
  1295. mtdcr (malrxbattr, 0x0);
  1296. mtdcr (malrxctp3r, hw_p->rx_phys);
  1297. /* set RX buffer size */
  1298. mtdcr (malrcbs3, ENET_MAX_MTU_ALIGNED / 16);
  1299. break;
  1300. #endif /* CONFIG_440GX */
  1301. #if defined (CONFIG_460GT)
  1302. case 2:
  1303. /* setup MAL tx & rx channel pointers */
  1304. mtdcr (maltxbattr, 0x0);
  1305. mtdcr (malrxbattr, 0x0);
  1306. mtdcr (maltxctp2r, hw_p->tx_phys);
  1307. mtdcr (malrxctp16r, hw_p->rx_phys);
  1308. /* set RX buffer size */
  1309. mtdcr (malrcbs16, ENET_MAX_MTU_ALIGNED / 16);
  1310. break;
  1311. case 3:
  1312. /* setup MAL tx & rx channel pointers */
  1313. mtdcr (maltxbattr, 0x0);
  1314. mtdcr (malrxbattr, 0x0);
  1315. mtdcr (maltxctp3r, hw_p->tx_phys);
  1316. mtdcr (malrxctp24r, hw_p->rx_phys);
  1317. /* set RX buffer size */
  1318. mtdcr (malrcbs24, ENET_MAX_MTU_ALIGNED / 16);
  1319. break;
  1320. #endif /* CONFIG_460GT */
  1321. case 0:
  1322. default:
  1323. /* setup MAL tx & rx channel pointers */
  1324. #if defined(CONFIG_440)
  1325. mtdcr (maltxbattr, 0x0);
  1326. mtdcr (malrxbattr, 0x0);
  1327. #endif
  1328. mtdcr (maltxctp0r, hw_p->tx_phys);
  1329. mtdcr (malrxctp0r, hw_p->rx_phys);
  1330. /* set RX buffer size */
  1331. mtdcr (malrcbs0, ENET_MAX_MTU_ALIGNED / 16);
  1332. break;
  1333. }
  1334. /* Enable MAL transmit and receive channels */
  1335. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  1336. mtdcr (maltxcasr, (MAL_TXRX_CASR >> (hw_p->devnum*2)));
  1337. #else
  1338. mtdcr (maltxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  1339. #endif
  1340. mtdcr (malrxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  1341. /* set transmit enable & receive enable */
  1342. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_TXE | EMAC_M0_RXE);
  1343. mode_reg = in_be32((void *)EMAC_M1 + hw_p->hw_addr);
  1344. /* set rx-/tx-fifo size */
  1345. mode_reg = (mode_reg & ~EMAC_MR1_FIFO_MASK) | EMAC_MR1_FIFO_SIZE;
  1346. /* set speed */
  1347. if (speed == _1000BASET) {
  1348. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1349. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  1350. unsigned long pfc1;
  1351. mfsdr (sdr_pfc1, pfc1);
  1352. pfc1 |= SDR0_PFC1_EM_1000;
  1353. mtsdr (sdr_pfc1, pfc1);
  1354. #endif
  1355. mode_reg = mode_reg | EMAC_M1_MF_1000MBPS | EMAC_M1_IST;
  1356. } else if (speed == _100BASET)
  1357. mode_reg = mode_reg | EMAC_M1_MF_100MBPS | EMAC_M1_IST;
  1358. else
  1359. mode_reg = mode_reg & ~0x00C00000; /* 10 MBPS */
  1360. if (duplex == FULL)
  1361. mode_reg = mode_reg | 0x80000000 | EMAC_M1_IST;
  1362. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  1363. /* Enable broadcast and indvidual address */
  1364. /* TBS: enabling runts as some misbehaved nics will send runts */
  1365. out_be32((void *)EMAC_RXM + hw_p->hw_addr, EMAC_RMR_BAE | EMAC_RMR_IAE);
  1366. /* we probably need to set the tx mode1 reg? maybe at tx time */
  1367. /* set transmit request threshold register */
  1368. out_be32((void *)EMAC_TRTR + hw_p->hw_addr, 0x18000000); /* 256 byte threshold */
  1369. /* set receive low/high water mark register */
  1370. #if defined(CONFIG_440)
  1371. /* 440s has a 64 byte burst length */
  1372. out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x80009000);
  1373. #else
  1374. /* 405s have a 16 byte burst length */
  1375. out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x0f002000);
  1376. #endif /* defined(CONFIG_440) */
  1377. out_be32((void *)EMAC_TXM1 + hw_p->hw_addr, 0xf8640000);
  1378. /* Set fifo limit entry in tx mode 0 */
  1379. out_be32((void *)EMAC_TXM0 + hw_p->hw_addr, 0x00000003);
  1380. /* Frame gap set */
  1381. out_be32((void *)EMAC_I_FRAME_GAP_REG + hw_p->hw_addr, 0x00000008);
  1382. /* Set EMAC IER */
  1383. hw_p->emac_ier = EMAC_ISR_PTLE | EMAC_ISR_BFCS | EMAC_ISR_ORE | EMAC_ISR_IRE;
  1384. if (speed == _100BASET)
  1385. hw_p->emac_ier = hw_p->emac_ier | EMAC_ISR_SYE;
  1386. out_be32((void *)EMAC_ISR + hw_p->hw_addr, 0xffffffff); /* clear pending interrupts */
  1387. out_be32((void *)EMAC_IER + hw_p->hw_addr, hw_p->emac_ier);
  1388. if (hw_p->first_init == 0) {
  1389. /*
  1390. * Connect interrupt service routines
  1391. */
  1392. irq_install_handler(ETH_IRQ_NUM(hw_p->devnum),
  1393. (interrupt_handler_t *) enetInt, dev);
  1394. }
  1395. mtmsr (msr); /* enable interrupts again */
  1396. hw_p->bis = bis;
  1397. hw_p->first_init = 1;
  1398. return 0;
  1399. }
  1400. static int ppc_4xx_eth_send (struct eth_device *dev, volatile void *ptr,
  1401. int len)
  1402. {
  1403. struct enet_frame *ef_ptr;
  1404. ulong time_start, time_now;
  1405. unsigned long temp_txm0;
  1406. EMAC_4XX_HW_PST hw_p = dev->priv;
  1407. ef_ptr = (struct enet_frame *) ptr;
  1408. /*-----------------------------------------------------------------------+
  1409. * Copy in our address into the frame.
  1410. *-----------------------------------------------------------------------*/
  1411. (void) memcpy (ef_ptr->source_addr, dev->enetaddr, ENET_ADDR_LENGTH);
  1412. /*-----------------------------------------------------------------------+
  1413. * If frame is too long or too short, modify length.
  1414. *-----------------------------------------------------------------------*/
  1415. /* TBS: where does the fragment go???? */
  1416. if (len > ENET_MAX_MTU)
  1417. len = ENET_MAX_MTU;
  1418. /* memcpy ((void *) &tx_buff[tx_slot], (const void *) ptr, len); */
  1419. memcpy ((void *) hw_p->txbuf_ptr, (const void *) ptr, len);
  1420. flush_dcache_range((u32)hw_p->txbuf_ptr, (u32)hw_p->txbuf_ptr + len);
  1421. /*-----------------------------------------------------------------------+
  1422. * set TX Buffer busy, and send it
  1423. *-----------------------------------------------------------------------*/
  1424. hw_p->tx[hw_p->tx_slot].ctrl = (MAL_TX_CTRL_LAST |
  1425. EMAC_TX_CTRL_GFCS | EMAC_TX_CTRL_GP) &
  1426. ~(EMAC_TX_CTRL_ISA | EMAC_TX_CTRL_RSA);
  1427. if ((NUM_TX_BUFF - 1) == hw_p->tx_slot)
  1428. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_WRAP;
  1429. hw_p->tx[hw_p->tx_slot].data_len = (short) len;
  1430. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_READY;
  1431. sync();
  1432. out_be32((void *)EMAC_TXM0 + hw_p->hw_addr,
  1433. in_be32((void *)EMAC_TXM0 + hw_p->hw_addr) | EMAC_TXM0_GNP0);
  1434. #ifdef INFO_4XX_ENET
  1435. hw_p->stats.pkts_tx++;
  1436. #endif
  1437. /*-----------------------------------------------------------------------+
  1438. * poll unitl the packet is sent and then make sure it is OK
  1439. *-----------------------------------------------------------------------*/
  1440. time_start = get_timer (0);
  1441. while (1) {
  1442. temp_txm0 = in_be32((void *)EMAC_TXM0 + hw_p->hw_addr);
  1443. /* loop until either TINT turns on or 3 seconds elapse */
  1444. if ((temp_txm0 & EMAC_TXM0_GNP0) != 0) {
  1445. /* transmit is done, so now check for errors
  1446. * If there is an error, an interrupt should
  1447. * happen when we return
  1448. */
  1449. time_now = get_timer (0);
  1450. if ((time_now - time_start) > 3000) {
  1451. return (-1);
  1452. }
  1453. } else {
  1454. return (len);
  1455. }
  1456. }
  1457. }
  1458. int enetInt (struct eth_device *dev)
  1459. {
  1460. int serviced;
  1461. int rc = -1; /* default to not us */
  1462. u32 mal_isr;
  1463. u32 emac_isr = 0;
  1464. u32 mal_eob;
  1465. u32 uic_mal;
  1466. u32 uic_mal_err;
  1467. u32 uic_emac;
  1468. u32 uic_emac_b;
  1469. EMAC_4XX_HW_PST hw_p;
  1470. /*
  1471. * Because the mal is generic, we need to get the current
  1472. * eth device
  1473. */
  1474. #if defined(CONFIG_NET_MULTI)
  1475. dev = eth_get_dev();
  1476. #else
  1477. dev = emac0_dev;
  1478. #endif
  1479. hw_p = dev->priv;
  1480. /* enter loop that stays in interrupt code until nothing to service */
  1481. do {
  1482. serviced = 0;
  1483. uic_mal = mfdcr(UIC_BASE_MAL + UIC_MSR);
  1484. uic_mal_err = mfdcr(UIC_BASE_MAL_ERR + UIC_MSR);
  1485. uic_emac = mfdcr(UIC_BASE_EMAC + UIC_MSR);
  1486. uic_emac_b = mfdcr(UIC_BASE_EMAC_B + UIC_MSR);
  1487. if (!(uic_mal & (UIC_MAL_RXEOB | UIC_MAL_TXEOB))
  1488. && !(uic_mal_err & (UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE))
  1489. && !(uic_emac & UIC_ETHx) && !(uic_emac_b & UIC_ETHxB)) {
  1490. /* not for us */
  1491. return (rc);
  1492. }
  1493. /* get and clear controller status interrupts */
  1494. /* look at MAL and EMAC error interrupts */
  1495. if (uic_mal_err & (UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)) {
  1496. /* we have a MAL error interrupt */
  1497. mal_isr = mfdcr(malesr);
  1498. mal_err(dev, mal_isr, uic_mal_err,
  1499. MAL_UIC_DEF, MAL_UIC_ERR);
  1500. /* clear MAL error interrupt status bits */
  1501. mtdcr(UIC_BASE_MAL_ERR + UIC_SR,
  1502. UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE);
  1503. return -1;
  1504. }
  1505. /* look for EMAC errors */
  1506. if ((uic_emac & UIC_ETHx) || (uic_emac_b & UIC_ETHxB)) {
  1507. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1508. emac_err(dev, emac_isr);
  1509. /* clear EMAC error interrupt status bits */
  1510. mtdcr(UIC_BASE_EMAC + UIC_SR, UIC_ETHx);
  1511. mtdcr(UIC_BASE_EMAC_B + UIC_SR, UIC_ETHxB);
  1512. return -1;
  1513. }
  1514. /* handle MAX TX EOB interrupt from a tx */
  1515. if (uic_mal & UIC_MAL_TXEOB) {
  1516. /* clear MAL interrupt status bits */
  1517. mal_eob = mfdcr(maltxeobisr);
  1518. mtdcr(maltxeobisr, mal_eob);
  1519. mtdcr(UIC_BASE_MAL + UIC_SR, UIC_MAL_TXEOB);
  1520. /* indicate that we serviced an interrupt */
  1521. serviced = 1;
  1522. rc = 0;
  1523. }
  1524. /* handle MAL RX EOB interupt from a receive */
  1525. /* check for EOB on valid channels */
  1526. if (uic_mal & UIC_MAL_RXEOB) {
  1527. mal_eob = mfdcr(malrxeobisr);
  1528. if (mal_eob &
  1529. (0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL))) {
  1530. /* push packet to upper layer */
  1531. enet_rcv(dev, emac_isr);
  1532. /* clear MAL interrupt status bits */
  1533. mtdcr(UIC_BASE_MAL + UIC_SR, UIC_MAL_RXEOB);
  1534. /* indicate that we serviced an interrupt */
  1535. serviced = 1;
  1536. rc = 0;
  1537. }
  1538. }
  1539. } while (serviced);
  1540. return (rc);
  1541. }
  1542. /*-----------------------------------------------------------------------------+
  1543. * MAL Error Routine
  1544. *-----------------------------------------------------------------------------*/
  1545. static void mal_err (struct eth_device *dev, unsigned long isr,
  1546. unsigned long uic, unsigned long maldef,
  1547. unsigned long mal_errr)
  1548. {
  1549. EMAC_4XX_HW_PST hw_p = dev->priv;
  1550. mtdcr (malesr, isr); /* clear interrupt */
  1551. /* clear DE interrupt */
  1552. mtdcr (maltxdeir, 0xC0000000);
  1553. mtdcr (malrxdeir, 0x80000000);
  1554. #ifdef INFO_4XX_ENET
  1555. printf ("\nMAL error occured.... ISR = %lx UIC = = %lx MAL_DEF = %lx MAL_ERR= %lx \n", isr, uic, maldef, mal_errr);
  1556. #endif
  1557. eth_init (hw_p->bis); /* start again... */
  1558. }
  1559. /*-----------------------------------------------------------------------------+
  1560. * EMAC Error Routine
  1561. *-----------------------------------------------------------------------------*/
  1562. static void emac_err (struct eth_device *dev, unsigned long isr)
  1563. {
  1564. EMAC_4XX_HW_PST hw_p = dev->priv;
  1565. printf ("EMAC%d error occured.... ISR = %lx\n", hw_p->devnum, isr);
  1566. out_be32((void *)EMAC_ISR + hw_p->hw_addr, isr);
  1567. }
  1568. /*-----------------------------------------------------------------------------+
  1569. * enet_rcv() handles the ethernet receive data
  1570. *-----------------------------------------------------------------------------*/
  1571. static void enet_rcv (struct eth_device *dev, unsigned long malisr)
  1572. {
  1573. struct enet_frame *ef_ptr;
  1574. unsigned long data_len;
  1575. unsigned long rx_eob_isr;
  1576. EMAC_4XX_HW_PST hw_p = dev->priv;
  1577. int handled = 0;
  1578. int i;
  1579. int loop_count = 0;
  1580. rx_eob_isr = mfdcr (malrxeobisr);
  1581. if ((0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL)) & rx_eob_isr) {
  1582. /* clear EOB */
  1583. mtdcr (malrxeobisr, rx_eob_isr);
  1584. /* EMAC RX done */
  1585. while (1) { /* do all */
  1586. i = hw_p->rx_slot;
  1587. if ((MAL_RX_CTRL_EMPTY & hw_p->rx[i].ctrl)
  1588. || (loop_count >= NUM_RX_BUFF))
  1589. break;
  1590. loop_count++;
  1591. handled++;
  1592. data_len = (unsigned long) hw_p->rx[i].data_len & 0x0fff; /* Get len */
  1593. if (data_len) {
  1594. if (data_len > ENET_MAX_MTU) /* Check len */
  1595. data_len = 0;
  1596. else {
  1597. if (EMAC_RX_ERRORS & hw_p->rx[i].ctrl) { /* Check Errors */
  1598. data_len = 0;
  1599. hw_p->stats.rx_err_log[hw_p->
  1600. rx_err_index]
  1601. = hw_p->rx[i].ctrl;
  1602. hw_p->rx_err_index++;
  1603. if (hw_p->rx_err_index ==
  1604. MAX_ERR_LOG)
  1605. hw_p->rx_err_index =
  1606. 0;
  1607. } /* emac_erros */
  1608. } /* data_len < max mtu */
  1609. } /* if data_len */
  1610. if (!data_len) { /* no data */
  1611. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY; /* Free Recv Buffer */
  1612. hw_p->stats.data_len_err++; /* Error at Rx */
  1613. }
  1614. /* !data_len */
  1615. /* AS.HARNOIS */
  1616. /* Check if user has already eaten buffer */
  1617. /* if not => ERROR */
  1618. else if (hw_p->rx_ready[hw_p->rx_i_index] != -1) {
  1619. if (hw_p->is_receiving)
  1620. printf ("ERROR : Receive buffers are full!\n");
  1621. break;
  1622. } else {
  1623. hw_p->stats.rx_frames++;
  1624. hw_p->stats.rx += data_len;
  1625. ef_ptr = (struct enet_frame *) hw_p->rx[i].
  1626. data_ptr;
  1627. #ifdef INFO_4XX_ENET
  1628. hw_p->stats.pkts_rx++;
  1629. #endif
  1630. /* AS.HARNOIS
  1631. * use ring buffer
  1632. */
  1633. hw_p->rx_ready[hw_p->rx_i_index] = i;
  1634. hw_p->rx_i_index++;
  1635. if (NUM_RX_BUFF == hw_p->rx_i_index)
  1636. hw_p->rx_i_index = 0;
  1637. hw_p->rx_slot++;
  1638. if (NUM_RX_BUFF == hw_p->rx_slot)
  1639. hw_p->rx_slot = 0;
  1640. /* AS.HARNOIS
  1641. * free receive buffer only when
  1642. * buffer has been handled (eth_rx)
  1643. rx[i].ctrl |= MAL_RX_CTRL_EMPTY;
  1644. */
  1645. } /* if data_len */
  1646. } /* while */
  1647. } /* if EMACK_RXCHL */
  1648. }
  1649. static int ppc_4xx_eth_rx (struct eth_device *dev)
  1650. {
  1651. int length;
  1652. int user_index;
  1653. unsigned long msr;
  1654. EMAC_4XX_HW_PST hw_p = dev->priv;
  1655. hw_p->is_receiving = 1; /* tell driver */
  1656. for (;;) {
  1657. /* AS.HARNOIS
  1658. * use ring buffer and
  1659. * get index from rx buffer desciptor queue
  1660. */
  1661. user_index = hw_p->rx_ready[hw_p->rx_u_index];
  1662. if (user_index == -1) {
  1663. length = -1;
  1664. break; /* nothing received - leave for() loop */
  1665. }
  1666. msr = mfmsr ();
  1667. mtmsr (msr & ~(MSR_EE));
  1668. length = hw_p->rx[user_index].data_len & 0x0fff;
  1669. /* Pass the packet up to the protocol layers. */
  1670. /* NetReceive(NetRxPackets[rxIdx], length - 4); */
  1671. /* NetReceive(NetRxPackets[i], length); */
  1672. invalidate_dcache_range((u32)hw_p->rx[user_index].data_ptr,
  1673. (u32)hw_p->rx[user_index].data_ptr +
  1674. length - 4);
  1675. NetReceive (NetRxPackets[user_index], length - 4);
  1676. /* Free Recv Buffer */
  1677. hw_p->rx[user_index].ctrl |= MAL_RX_CTRL_EMPTY;
  1678. /* Free rx buffer descriptor queue */
  1679. hw_p->rx_ready[hw_p->rx_u_index] = -1;
  1680. hw_p->rx_u_index++;
  1681. if (NUM_RX_BUFF == hw_p->rx_u_index)
  1682. hw_p->rx_u_index = 0;
  1683. #ifdef INFO_4XX_ENET
  1684. hw_p->stats.pkts_handled++;
  1685. #endif
  1686. mtmsr (msr); /* Enable IRQ's */
  1687. }
  1688. hw_p->is_receiving = 0; /* tell driver */
  1689. return length;
  1690. }
  1691. int ppc_4xx_eth_initialize (bd_t * bis)
  1692. {
  1693. static int virgin = 0;
  1694. struct eth_device *dev;
  1695. int eth_num = 0;
  1696. EMAC_4XX_HW_PST hw = NULL;
  1697. u8 ethaddr[4 + CONFIG_EMAC_NR_START][6];
  1698. u32 hw_addr[4];
  1699. u32 mal_ier;
  1700. #if defined(CONFIG_440GX)
  1701. unsigned long pfc1;
  1702. mfsdr (sdr_pfc1, pfc1);
  1703. pfc1 &= ~(0x01e00000);
  1704. pfc1 |= 0x01200000;
  1705. mtsdr (sdr_pfc1, pfc1);
  1706. #endif
  1707. /* first clear all mac-addresses */
  1708. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++)
  1709. memcpy(ethaddr[eth_num], "\0\0\0\0\0\0", 6);
  1710. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1711. switch (eth_num) {
  1712. default: /* fall through */
  1713. case 0:
  1714. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1715. bis->bi_enetaddr, 6);
  1716. hw_addr[eth_num] = 0x0;
  1717. break;
  1718. #ifdef CONFIG_HAS_ETH1
  1719. case 1:
  1720. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1721. bis->bi_enet1addr, 6);
  1722. hw_addr[eth_num] = 0x100;
  1723. break;
  1724. #endif
  1725. #ifdef CONFIG_HAS_ETH2
  1726. case 2:
  1727. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1728. bis->bi_enet2addr, 6);
  1729. #if defined(CONFIG_460GT)
  1730. hw_addr[eth_num] = 0x300;
  1731. #else
  1732. hw_addr[eth_num] = 0x400;
  1733. #endif
  1734. break;
  1735. #endif
  1736. #ifdef CONFIG_HAS_ETH3
  1737. case 3:
  1738. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1739. bis->bi_enet3addr, 6);
  1740. #if defined(CONFIG_460GT)
  1741. hw_addr[eth_num] = 0x400;
  1742. #else
  1743. hw_addr[eth_num] = 0x600;
  1744. #endif
  1745. break;
  1746. #endif
  1747. }
  1748. }
  1749. /* set phy num and mode */
  1750. bis->bi_phynum[0] = CONFIG_PHY_ADDR;
  1751. bis->bi_phymode[0] = 0;
  1752. #if defined(CONFIG_PHY1_ADDR)
  1753. bis->bi_phynum[1] = CONFIG_PHY1_ADDR;
  1754. bis->bi_phymode[1] = 0;
  1755. #endif
  1756. #if defined(CONFIG_440GX)
  1757. bis->bi_phynum[2] = CONFIG_PHY2_ADDR;
  1758. bis->bi_phynum[3] = CONFIG_PHY3_ADDR;
  1759. bis->bi_phymode[2] = 2;
  1760. bis->bi_phymode[3] = 2;
  1761. #endif
  1762. #if defined(CONFIG_440GX) || \
  1763. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1764. defined(CONFIG_405EX)
  1765. ppc_4xx_eth_setup_bridge(0, bis);
  1766. #endif
  1767. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1768. /*
  1769. * See if we can actually bring up the interface,
  1770. * otherwise, skip it
  1771. */
  1772. if (memcmp (ethaddr[eth_num], "\0\0\0\0\0\0", 6) == 0) {
  1773. bis->bi_phymode[eth_num] = BI_PHYMODE_NONE;
  1774. continue;
  1775. }
  1776. /* Allocate device structure */
  1777. dev = (struct eth_device *) malloc (sizeof (*dev));
  1778. if (dev == NULL) {
  1779. printf ("ppc_4xx_eth_initialize: "
  1780. "Cannot allocate eth_device %d\n", eth_num);
  1781. return (-1);
  1782. }
  1783. memset(dev, 0, sizeof(*dev));
  1784. /* Allocate our private use data */
  1785. hw = (EMAC_4XX_HW_PST) malloc (sizeof (*hw));
  1786. if (hw == NULL) {
  1787. printf ("ppc_4xx_eth_initialize: "
  1788. "Cannot allocate private hw data for eth_device %d",
  1789. eth_num);
  1790. free (dev);
  1791. return (-1);
  1792. }
  1793. memset(hw, 0, sizeof(*hw));
  1794. hw->hw_addr = hw_addr[eth_num];
  1795. memcpy (dev->enetaddr, ethaddr[eth_num], 6);
  1796. hw->devnum = eth_num;
  1797. hw->print_speed = 1;
  1798. sprintf (dev->name, "ppc_4xx_eth%d", eth_num - CONFIG_EMAC_NR_START);
  1799. dev->priv = (void *) hw;
  1800. dev->init = ppc_4xx_eth_init;
  1801. dev->halt = ppc_4xx_eth_halt;
  1802. dev->send = ppc_4xx_eth_send;
  1803. dev->recv = ppc_4xx_eth_rx;
  1804. if (0 == virgin) {
  1805. /* set the MAL IER ??? names may change with new spec ??? */
  1806. #if defined(CONFIG_440SPE) || \
  1807. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1808. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1809. defined(CONFIG_405EX)
  1810. mal_ier =
  1811. MAL_IER_PT | MAL_IER_PRE | MAL_IER_PWE |
  1812. MAL_IER_DE | MAL_IER_OTE | MAL_IER_OE | MAL_IER_PE ;
  1813. #else
  1814. mal_ier =
  1815. MAL_IER_DE | MAL_IER_NE | MAL_IER_TE |
  1816. MAL_IER_OPBE | MAL_IER_PLBE;
  1817. #endif
  1818. mtdcr (malesr, 0xffffffff); /* clear pending interrupts */
  1819. mtdcr (maltxdeir, 0xffffffff); /* clear pending interrupts */
  1820. mtdcr (malrxdeir, 0xffffffff); /* clear pending interrupts */
  1821. mtdcr (malier, mal_ier);
  1822. /* install MAL interrupt handler */
  1823. irq_install_handler (VECNUM_MAL_SERR,
  1824. (interrupt_handler_t *) enetInt,
  1825. dev);
  1826. irq_install_handler (VECNUM_MAL_TXEOB,
  1827. (interrupt_handler_t *) enetInt,
  1828. dev);
  1829. irq_install_handler (VECNUM_MAL_RXEOB,
  1830. (interrupt_handler_t *) enetInt,
  1831. dev);
  1832. irq_install_handler (VECNUM_MAL_TXDE,
  1833. (interrupt_handler_t *) enetInt,
  1834. dev);
  1835. irq_install_handler (VECNUM_MAL_RXDE,
  1836. (interrupt_handler_t *) enetInt,
  1837. dev);
  1838. virgin = 1;
  1839. }
  1840. #if defined(CONFIG_NET_MULTI)
  1841. eth_register (dev);
  1842. #else
  1843. emac0_dev = dev;
  1844. #endif
  1845. #if defined(CONFIG_NET_MULTI)
  1846. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1847. miiphy_register (dev->name,
  1848. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1849. #endif
  1850. #endif
  1851. } /* end for each supported device */
  1852. return 0;
  1853. }
  1854. #if !defined(CONFIG_NET_MULTI)
  1855. void eth_halt (void) {
  1856. if (emac0_dev) {
  1857. ppc_4xx_eth_halt(emac0_dev);
  1858. free(emac0_dev);
  1859. emac0_dev = NULL;
  1860. }
  1861. }
  1862. int eth_init (bd_t *bis)
  1863. {
  1864. ppc_4xx_eth_initialize(bis);
  1865. if (emac0_dev) {
  1866. return ppc_4xx_eth_init(emac0_dev, bis);
  1867. } else {
  1868. printf("ERROR: ethaddr not set!\n");
  1869. return -1;
  1870. }
  1871. }
  1872. int eth_send(volatile void *packet, int length)
  1873. {
  1874. return (ppc_4xx_eth_send(emac0_dev, packet, length));
  1875. }
  1876. int eth_rx(void)
  1877. {
  1878. return (ppc_4xx_eth_rx(emac0_dev));
  1879. }
  1880. int emac4xx_miiphy_initialize (bd_t * bis)
  1881. {
  1882. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1883. miiphy_register ("ppc_4xx_eth0",
  1884. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1885. #endif
  1886. return 0;
  1887. }
  1888. #endif /* !defined(CONFIG_NET_MULTI) */