pcs440ep.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881
  1. /*
  2. * (C) Copyright 2006
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <ppc4xx.h>
  25. #include <malloc.h>
  26. #include <command.h>
  27. #include <crc.h>
  28. #include <asm/processor.h>
  29. #include <spd_sdram.h>
  30. #include <status_led.h>
  31. #include <sha1.h>
  32. DECLARE_GLOBAL_DATA_PTR;
  33. extern flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips */
  34. unsigned char sha1_checksum[SHA1_SUM_LEN];
  35. /* swap 4 Bits (Bit0 = Bit3, Bit1 = Bit2, Bit2 = Bit1 and Bit3 = Bit0) */
  36. unsigned char swapbits[16] = {0x0, 0x8, 0x4, 0xc, 0x2, 0xa, 0x6, 0xe,
  37. 0x1, 0x9, 0x5, 0xd, 0x3, 0xb, 0x7, 0xf};
  38. static void set_leds (int val)
  39. {
  40. out32(GPIO0_OR, (in32 (GPIO0_OR) & ~0x78000000) | (val << 27));
  41. }
  42. #define GET_LEDS ((in32 (GPIO0_OR) & 0x78000000) >> 27)
  43. void __led_init (led_id_t mask, int state)
  44. {
  45. int val = GET_LEDS;
  46. if (state == STATUS_LED_ON)
  47. val |= mask;
  48. else
  49. val &= ~mask;
  50. set_leds (val);
  51. }
  52. void __led_set (led_id_t mask, int state)
  53. {
  54. int val = GET_LEDS;
  55. if (state == STATUS_LED_ON)
  56. val |= mask;
  57. else if (state == STATUS_LED_OFF)
  58. val &= ~mask;
  59. set_leds (val);
  60. }
  61. void __led_toggle (led_id_t mask)
  62. {
  63. int val = GET_LEDS;
  64. val ^= mask;
  65. set_leds (val);
  66. }
  67. static void status_led_blink (void)
  68. {
  69. int i;
  70. int val = GET_LEDS;
  71. /* set all LED which are on, to state BLINKING */
  72. for (i = 0; i < 4; i++) {
  73. if (val & 0x01) status_led_set (3 - i, STATUS_LED_BLINKING);
  74. else status_led_set (3 - i, STATUS_LED_OFF);
  75. val = val >> 1;
  76. }
  77. }
  78. #if defined(CONFIG_SHOW_BOOT_PROGRESS)
  79. void show_boot_progress (int val)
  80. {
  81. /* find all valid Codes for val in README */
  82. if (val == -30) return;
  83. if (val < 0) {
  84. /* smthing goes wrong */
  85. status_led_blink ();
  86. return;
  87. }
  88. switch (val) {
  89. case 1:
  90. /* validating Image */
  91. status_led_set (0, STATUS_LED_OFF);
  92. status_led_set (1, STATUS_LED_ON);
  93. status_led_set (2, STATUS_LED_ON);
  94. break;
  95. case 15:
  96. /* booting */
  97. status_led_set (0, STATUS_LED_ON);
  98. status_led_set (1, STATUS_LED_ON);
  99. status_led_set (2, STATUS_LED_ON);
  100. break;
  101. #if 0
  102. case 64:
  103. /* starting Ethernet configuration */
  104. status_led_set (0, STATUS_LED_OFF);
  105. status_led_set (1, STATUS_LED_OFF);
  106. status_led_set (2, STATUS_LED_ON);
  107. break;
  108. #endif
  109. case 80:
  110. /* loading Image */
  111. status_led_set (0, STATUS_LED_ON);
  112. status_led_set (1, STATUS_LED_OFF);
  113. status_led_set (2, STATUS_LED_ON);
  114. break;
  115. }
  116. }
  117. #endif
  118. int board_early_init_f(void)
  119. {
  120. register uint reg;
  121. set_leds(0); /* display boot info counter */
  122. /*--------------------------------------------------------------------
  123. * Setup the external bus controller/chip selects
  124. *-------------------------------------------------------------------*/
  125. mtdcr(ebccfga, xbcfg);
  126. reg = mfdcr(ebccfgd);
  127. mtdcr(ebccfgd, reg | 0x04000000); /* Set ATC */
  128. /*--------------------------------------------------------------------
  129. * GPIO's are alreay setup in cpu/ppc4xx/cpu_init.c
  130. * via define from board config file.
  131. *-------------------------------------------------------------------*/
  132. /*--------------------------------------------------------------------
  133. * Setup the interrupt controller polarities, triggers, etc.
  134. *-------------------------------------------------------------------*/
  135. mtdcr(uic0sr, 0xffffffff); /* clear all */
  136. mtdcr(uic0er, 0x00000000); /* disable all */
  137. mtdcr(uic0cr, 0x00000001); /* UIC1 crit is critical */
  138. mtdcr(uic0pr, 0xfffffe1f); /* per ref-board manual */
  139. mtdcr(uic0tr, 0x01c00000); /* per ref-board manual */
  140. mtdcr(uic0vr, 0x00000001); /* int31 highest, base=0x000 */
  141. mtdcr(uic0sr, 0xffffffff); /* clear all */
  142. mtdcr(uic1sr, 0xffffffff); /* clear all */
  143. mtdcr(uic1er, 0x00000000); /* disable all */
  144. mtdcr(uic1cr, 0x00000000); /* all non-critical */
  145. mtdcr(uic1pr, 0xffffe0ff); /* per ref-board manual */
  146. mtdcr(uic1tr, 0x00ffc000); /* per ref-board manual */
  147. mtdcr(uic1vr, 0x00000001); /* int31 highest, base=0x000 */
  148. mtdcr(uic1sr, 0xffffffff); /* clear all */
  149. /*--------------------------------------------------------------------
  150. * Setup other serial configuration
  151. *-------------------------------------------------------------------*/
  152. mfsdr(sdr_pci0, reg);
  153. mtsdr(sdr_pci0, 0x80000000 | reg); /* PCI arbiter enabled */
  154. mtsdr(sdr_pfc0, 0x00000100); /* Pin function: enable GPIO49-63 */
  155. mtsdr(sdr_pfc1, 0x00048000); /* Pin function: UART0 has 4 pins, select IRQ5 */
  156. return 0;
  157. }
  158. #define EEPROM_LEN 256
  159. void load_sernum_ethaddr (void)
  160. {
  161. int ret;
  162. char buf[EEPROM_LEN];
  163. char mac[32];
  164. char *use_eeprom;
  165. u16 checksumcrc16 = 0;
  166. /* read the MACs from EEprom */
  167. status_led_set (0, STATUS_LED_ON);
  168. status_led_set (1, STATUS_LED_ON);
  169. ret = eeprom_read (CFG_I2C_EEPROM_ADDR, 0, (uchar *)buf, EEPROM_LEN);
  170. if (ret == 0) {
  171. checksumcrc16 = cyg_crc16 ((uchar *)buf, EEPROM_LEN - 2);
  172. /* check, if the EEprom is programmed:
  173. * - The Prefix(Byte 0,1,2) is equal to "ATR"
  174. * - The checksum, stored in the last 2 Bytes, is correct
  175. */
  176. if ((strncmp (buf,"ATR",3) != 0) ||
  177. ((checksumcrc16 >> 8) != buf[EEPROM_LEN - 2]) ||
  178. ((checksumcrc16 & 0xff) != buf[EEPROM_LEN - 1])) {
  179. /* EEprom is not programmed */
  180. printf("%s: EEPROM Checksum not OK\n", __FUNCTION__);
  181. } else {
  182. /* get the MACs */
  183. sprintf (mac, "%02x:%02x:%02x:%02x:%02x:%02x",
  184. buf[3],
  185. buf[4],
  186. buf[5],
  187. buf[6],
  188. buf[7],
  189. buf[8]);
  190. setenv ("ethaddr", (char *) mac);
  191. sprintf (mac, "%02x:%02x:%02x:%02x:%02x:%02x",
  192. buf[9],
  193. buf[10],
  194. buf[11],
  195. buf[12],
  196. buf[13],
  197. buf[14]);
  198. setenv ("eth1addr", (char *) mac);
  199. return;
  200. }
  201. }
  202. /* some error reading the EEprom */
  203. if ((use_eeprom = getenv ("use_eeprom_ethaddr")) == NULL) {
  204. /* dont use bootcmd */
  205. setenv("bootdelay", "-1");
  206. return;
  207. }
  208. /* == default ? use standard */
  209. if (strncmp (use_eeprom, "default", 7) == 0) {
  210. return;
  211. }
  212. /* Env doesnt exist -> hang */
  213. status_led_blink ();
  214. hang ();
  215. return;
  216. }
  217. #ifdef CONFIG_PREBOOT
  218. static uchar kbd_magic_prefix[] = "key_magic";
  219. static uchar kbd_command_prefix[] = "key_cmd";
  220. struct kbd_data_t {
  221. char s1;
  222. char s2;
  223. };
  224. struct kbd_data_t* get_keys (struct kbd_data_t *kbd_data)
  225. {
  226. char *val;
  227. unsigned long tmp;
  228. /* use the DIPs for some bootoptions */
  229. val = getenv (ENV_NAME_DIP);
  230. tmp = simple_strtoul (val, NULL, 16);
  231. kbd_data->s2 = (tmp & 0x0f);
  232. kbd_data->s1 = (tmp & 0xf0) >> 4;
  233. return kbd_data;
  234. }
  235. static int compare_magic (const struct kbd_data_t *kbd_data, char *str)
  236. {
  237. char s1 = str[0];
  238. if (s1 >= '0' && s1 <= '9')
  239. s1 -= '0';
  240. else if (s1 >= 'a' && s1 <= 'f')
  241. s1 = s1 - 'a' + 10;
  242. else if (s1 >= 'A' && s1 <= 'F')
  243. s1 = s1 - 'A' + 10;
  244. else
  245. return -1;
  246. if (s1 != kbd_data->s1) return -1;
  247. s1 = str[1];
  248. if (s1 >= '0' && s1 <= '9')
  249. s1 -= '0';
  250. else if (s1 >= 'a' && s1 <= 'f')
  251. s1 = s1 - 'a' + 10;
  252. else if (s1 >= 'A' && s1 <= 'F')
  253. s1 = s1 - 'A' + 10;
  254. else
  255. return -1;
  256. if (s1 != kbd_data->s2) return -1;
  257. return 0;
  258. }
  259. static char *key_match (const struct kbd_data_t *kbd_data)
  260. {
  261. char magic[sizeof (kbd_magic_prefix) + 1];
  262. char *suffix;
  263. char *kbd_magic_keys;
  264. /*
  265. * The following string defines the characters that can be appended
  266. * to "key_magic" to form the names of environment variables that
  267. * hold "magic" key codes, i. e. such key codes that can cause
  268. * pre-boot actions. If the string is empty (""), then only
  269. * "key_magic" is checked (old behaviour); the string "125" causes
  270. * checks for "key_magic1", "key_magic2" and "key_magic5", etc.
  271. */
  272. if ((kbd_magic_keys = getenv ("magic_keys")) == NULL)
  273. kbd_magic_keys = "";
  274. /* loop over all magic keys;
  275. * use '\0' suffix in case of empty string
  276. */
  277. for (suffix = kbd_magic_keys; *suffix ||
  278. suffix == kbd_magic_keys; ++suffix) {
  279. sprintf (magic, "%s%c", kbd_magic_prefix, *suffix);
  280. if (compare_magic (kbd_data, getenv (magic)) == 0) {
  281. char cmd_name[sizeof (kbd_command_prefix) + 1];
  282. char *cmd;
  283. sprintf (cmd_name, "%s%c", kbd_command_prefix, *suffix);
  284. cmd = getenv (cmd_name);
  285. return (cmd);
  286. }
  287. }
  288. return (NULL);
  289. }
  290. #endif /* CONFIG_PREBOOT */
  291. static int pcs440ep_readinputs (void)
  292. {
  293. int i;
  294. char value[20];
  295. /* read the inputs and set the Envvars */
  296. /* Revision Level Bit 26 - 29 */
  297. i = ((in32 (GPIO0_IR) & 0x0000003c) >> 2);
  298. i = swapbits[i];
  299. sprintf (value, "%02x", i);
  300. setenv (ENV_NAME_REVLEV, value);
  301. /* Solder Switch Bit 30 - 33 */
  302. i = (in32 (GPIO0_IR) & 0x00000003) << 2;
  303. i += (in32 (GPIO1_IR) & 0xc0000000) >> 30;
  304. i = swapbits[i];
  305. sprintf (value, "%02x", i);
  306. setenv (ENV_NAME_SOLDER, value);
  307. /* DIP Switch Bit 49 - 56 */
  308. i = ((in32 (GPIO1_IR) & 0x00007f80) >> 7);
  309. i = (swapbits[i & 0x0f] << 4) + swapbits[(i & 0xf0) >> 4];
  310. sprintf (value, "%02x", i);
  311. setenv (ENV_NAME_DIP, value);
  312. return 0;
  313. }
  314. #if defined(CONFIG_SHA1_CHECK_UB_IMG)
  315. /*************************************************************************
  316. * calculate a SHA1 sum for the U-Boot image in Flash.
  317. *
  318. ************************************************************************/
  319. static int pcs440ep_sha1 (int docheck)
  320. {
  321. unsigned char *data;
  322. unsigned char *ptroff;
  323. unsigned char output[20];
  324. unsigned char org[20];
  325. int i, len = CONFIG_SHA1_LEN;
  326. memcpy ((char *)CFG_LOAD_ADDR, (char *)CONFIG_SHA1_START, len);
  327. data = (unsigned char *)CFG_LOAD_ADDR;
  328. ptroff = &data[len + SHA1_SUM_POS];
  329. for (i = 0; i < SHA1_SUM_LEN; i++) {
  330. org[i] = ptroff[i];
  331. ptroff[i] = 0;
  332. }
  333. sha1_csum ((unsigned char *) data, len, (unsigned char *)output);
  334. if (docheck == 2) {
  335. for (i = 0; i < 20 ; i++) {
  336. printf("%02X ", output[i]);
  337. }
  338. printf("\n");
  339. }
  340. if (docheck == 1) {
  341. for (i = 0; i < 20 ; i++) {
  342. if (org[i] != output[i]) return 1;
  343. }
  344. }
  345. return 0;
  346. }
  347. /*************************************************************************
  348. * do some checks after the SHA1 checksum from the U-Boot Image was
  349. * calculated.
  350. *
  351. ************************************************************************/
  352. static void pcs440ep_checksha1 (void)
  353. {
  354. int ret;
  355. char *cs_test;
  356. status_led_set (0, STATUS_LED_OFF);
  357. status_led_set (1, STATUS_LED_OFF);
  358. status_led_set (2, STATUS_LED_ON);
  359. ret = pcs440ep_sha1 (1);
  360. if (ret == 0) return;
  361. if ((cs_test = getenv ("cs_test")) == NULL) {
  362. /* Env doesnt exist -> hang */
  363. status_led_blink ();
  364. hang ();
  365. }
  366. if (strncmp (cs_test, "off", 3) == 0) {
  367. printf ("SHA1 U-Boot sum NOT ok!\n");
  368. setenv ("bootdelay", "-1");
  369. }
  370. }
  371. #else
  372. static __inline__ void pcs440ep_checksha1 (void) { do {} while (0);}
  373. #endif
  374. int misc_init_r (void)
  375. {
  376. uint pbcr;
  377. int size_val = 0;
  378. /* Re-do sizing to get full correct info */
  379. mtdcr(ebccfga, pb0cr);
  380. pbcr = mfdcr(ebccfgd);
  381. switch (gd->bd->bi_flashsize) {
  382. case 1 << 20:
  383. size_val = 0;
  384. break;
  385. case 2 << 20:
  386. size_val = 1;
  387. break;
  388. case 4 << 20:
  389. size_val = 2;
  390. break;
  391. case 8 << 20:
  392. size_val = 3;
  393. break;
  394. case 16 << 20:
  395. size_val = 4;
  396. break;
  397. case 32 << 20:
  398. size_val = 5;
  399. break;
  400. case 64 << 20:
  401. size_val = 6;
  402. break;
  403. case 128 << 20:
  404. size_val = 7;
  405. break;
  406. }
  407. pbcr = (pbcr & 0x0001ffff) | gd->bd->bi_flashstart | (size_val << 17);
  408. mtdcr(ebccfga, pb0cr);
  409. mtdcr(ebccfgd, pbcr);
  410. /* adjust flash start and offset */
  411. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  412. gd->bd->bi_flashoffset = 0;
  413. /* Monitor protection ON by default */
  414. (void)flash_protect(FLAG_PROTECT_SET,
  415. -CFG_MONITOR_LEN,
  416. 0xffffffff,
  417. &flash_info[1]);
  418. /* Env protection ON by default */
  419. (void)flash_protect(FLAG_PROTECT_SET,
  420. CFG_ENV_ADDR_REDUND,
  421. CFG_ENV_ADDR_REDUND + 2*CFG_ENV_SECT_SIZE - 1,
  422. &flash_info[1]);
  423. pcs440ep_readinputs ();
  424. pcs440ep_checksha1 ();
  425. #ifdef CONFIG_PREBOOT
  426. {
  427. struct kbd_data_t kbd_data;
  428. /* Decode keys */
  429. char *str = strdup (key_match (get_keys (&kbd_data)));
  430. /* Set or delete definition */
  431. setenv ("preboot", str);
  432. free (str);
  433. }
  434. #endif /* CONFIG_PREBOOT */
  435. return 0;
  436. }
  437. int checkboard(void)
  438. {
  439. char *s = getenv("serial#");
  440. printf("Board: PCS440EP");
  441. if (s != NULL) {
  442. puts(", serial# ");
  443. puts(s);
  444. }
  445. putc('\n');
  446. return (0);
  447. }
  448. void spd_ddr_init_hang (void)
  449. {
  450. status_led_set (0, STATUS_LED_OFF);
  451. status_led_set (1, STATUS_LED_ON);
  452. /* we cannot use hang() because we are still running from
  453. Flash, and so the status_led driver is not initialized */
  454. puts ("### ERROR ### Please RESET the board ###\n");
  455. for (;;) {
  456. __led_toggle (4);
  457. udelay (100000);
  458. }
  459. }
  460. long int initdram (int board_type)
  461. {
  462. long dram_size = 0;
  463. status_led_set (0, STATUS_LED_ON);
  464. status_led_set (1, STATUS_LED_OFF);
  465. dram_size = spd_sdram();
  466. status_led_set (0, STATUS_LED_OFF);
  467. status_led_set (1, STATUS_LED_ON);
  468. if (dram_size == 0) {
  469. hang();
  470. }
  471. return dram_size;
  472. }
  473. #if defined(CFG_DRAM_TEST)
  474. int testdram(void)
  475. {
  476. unsigned long *mem = (unsigned long *)0;
  477. const unsigned long kend = (1024 / sizeof(unsigned long));
  478. unsigned long k, n;
  479. mtmsr(0);
  480. for (k = 0; k < CFG_KBYTES_SDRAM;
  481. ++k, mem += (1024 / sizeof(unsigned long))) {
  482. if ((k & 1023) == 0) {
  483. printf("%3d MB\r", k / 1024);
  484. }
  485. memset(mem, 0xaaaaaaaa, 1024);
  486. for (n = 0; n < kend; ++n) {
  487. if (mem[n] != 0xaaaaaaaa) {
  488. printf("SDRAM test fails at: %08x\n",
  489. (uint) & mem[n]);
  490. return 1;
  491. }
  492. }
  493. memset(mem, 0x55555555, 1024);
  494. for (n = 0; n < kend; ++n) {
  495. if (mem[n] != 0x55555555) {
  496. printf("SDRAM test fails at: %08x\n",
  497. (uint) & mem[n]);
  498. return 1;
  499. }
  500. }
  501. }
  502. printf("SDRAM test passes\n");
  503. return 0;
  504. }
  505. #endif
  506. /*************************************************************************
  507. * pci_pre_init
  508. *
  509. * This routine is called just prior to registering the hose and gives
  510. * the board the opportunity to check things. Returning a value of zero
  511. * indicates that things are bad & PCI initialization should be aborted.
  512. *
  513. * Different boards may wish to customize the pci controller structure
  514. * (add regions, override default access routines, etc) or perform
  515. * certain pre-initialization actions.
  516. *
  517. ************************************************************************/
  518. #if defined(CONFIG_PCI)
  519. int pci_pre_init(struct pci_controller *hose)
  520. {
  521. unsigned long addr;
  522. /*-------------------------------------------------------------------------+
  523. | Set priority for all PLB3 devices to 0.
  524. | Set PLB3 arbiter to fair mode.
  525. +-------------------------------------------------------------------------*/
  526. mfsdr(sdr_amp1, addr);
  527. mtsdr(sdr_amp1, (addr & 0x000000FF) | 0x0000FF00);
  528. addr = mfdcr(plb3_acr);
  529. mtdcr(plb3_acr, addr | 0x80000000);
  530. /*-------------------------------------------------------------------------+
  531. | Set priority for all PLB4 devices to 0.
  532. +-------------------------------------------------------------------------*/
  533. mfsdr(sdr_amp0, addr);
  534. mtsdr(sdr_amp0, (addr & 0x000000FF) | 0x0000FF00);
  535. addr = mfdcr(plb4_acr) | 0xa0000000; /* Was 0x8---- */
  536. mtdcr(plb4_acr, addr);
  537. /*-------------------------------------------------------------------------+
  538. | Set Nebula PLB4 arbiter to fair mode.
  539. +-------------------------------------------------------------------------*/
  540. /* Segment0 */
  541. addr = (mfdcr(plb0_acr) & ~plb0_acr_ppm_mask) | plb0_acr_ppm_fair;
  542. addr = (addr & ~plb0_acr_hbu_mask) | plb0_acr_hbu_enabled;
  543. addr = (addr & ~plb0_acr_rdp_mask) | plb0_acr_rdp_4deep;
  544. addr = (addr & ~plb0_acr_wrp_mask) | plb0_acr_wrp_2deep;
  545. mtdcr(plb0_acr, addr);
  546. /* Segment1 */
  547. addr = (mfdcr(plb1_acr) & ~plb1_acr_ppm_mask) | plb1_acr_ppm_fair;
  548. addr = (addr & ~plb1_acr_hbu_mask) | plb1_acr_hbu_enabled;
  549. addr = (addr & ~plb1_acr_rdp_mask) | plb1_acr_rdp_4deep;
  550. addr = (addr & ~plb1_acr_wrp_mask) | plb1_acr_wrp_2deep;
  551. mtdcr(plb1_acr, addr);
  552. return 1;
  553. }
  554. #endif /* defined(CONFIG_PCI) */
  555. /*************************************************************************
  556. * pci_target_init
  557. *
  558. * The bootstrap configuration provides default settings for the pci
  559. * inbound map (PIM). But the bootstrap config choices are limited and
  560. * may not be sufficient for a given board.
  561. *
  562. ************************************************************************/
  563. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  564. void pci_target_init(struct pci_controller *hose)
  565. {
  566. /*--------------------------------------------------------------------------+
  567. * Set up Direct MMIO registers
  568. *--------------------------------------------------------------------------*/
  569. /*--------------------------------------------------------------------------+
  570. | PowerPC440 EP PCI Master configuration.
  571. | Map one 1Gig range of PLB/processor addresses to PCI memory space.
  572. | PLB address 0xA0000000-0xDFFFFFFF ==> PCI address 0xA0000000-0xDFFFFFFF
  573. | Use byte reversed out routines to handle endianess.
  574. | Make this region non-prefetchable.
  575. +--------------------------------------------------------------------------*/
  576. out32r(PCIX0_PMM0MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  577. out32r(PCIX0_PMM0LA, CFG_PCI_MEMBASE); /* PMM0 Local Address */
  578. out32r(PCIX0_PMM0PCILA, CFG_PCI_MEMBASE); /* PMM0 PCI Low Address */
  579. out32r(PCIX0_PMM0PCIHA, 0x00000000); /* PMM0 PCI High Address */
  580. out32r(PCIX0_PMM0MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  581. out32r(PCIX0_PMM1MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  582. out32r(PCIX0_PMM1LA, CFG_PCI_MEMBASE2); /* PMM0 Local Address */
  583. out32r(PCIX0_PMM1PCILA, CFG_PCI_MEMBASE2); /* PMM0 PCI Low Address */
  584. out32r(PCIX0_PMM1PCIHA, 0x00000000); /* PMM0 PCI High Address */
  585. out32r(PCIX0_PMM1MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  586. out32r(PCIX0_PTM1MS, 0x00000001); /* Memory Size/Attribute */
  587. out32r(PCIX0_PTM1LA, 0); /* Local Addr. Reg */
  588. out32r(PCIX0_PTM2MS, 0); /* Memory Size/Attribute */
  589. out32r(PCIX0_PTM2LA, 0); /* Local Addr. Reg */
  590. /*--------------------------------------------------------------------------+
  591. * Set up Configuration registers
  592. *--------------------------------------------------------------------------*/
  593. /* Program the board's subsystem id/vendor id */
  594. pci_write_config_word(0, PCI_SUBSYSTEM_VENDOR_ID,
  595. CFG_PCI_SUBSYS_VENDORID);
  596. pci_write_config_word(0, PCI_SUBSYSTEM_ID, CFG_PCI_SUBSYS_ID);
  597. /* Configure command register as bus master */
  598. pci_write_config_word(0, PCI_COMMAND, PCI_COMMAND_MASTER);
  599. /* 240nS PCI clock */
  600. pci_write_config_word(0, PCI_LATENCY_TIMER, 1);
  601. /* No error reporting */
  602. pci_write_config_word(0, PCI_ERREN, 0);
  603. pci_write_config_dword(0, PCI_BRDGOPT2, 0x00000101);
  604. }
  605. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  606. /*************************************************************************
  607. * pci_master_init
  608. *
  609. ************************************************************************/
  610. #if defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT)
  611. void pci_master_init(struct pci_controller *hose)
  612. {
  613. unsigned short temp_short;
  614. /*--------------------------------------------------------------------------+
  615. | Write the PowerPC440 EP PCI Configuration regs.
  616. | Enable PowerPC440 EP to be a master on the PCI bus (PMM).
  617. | Enable PowerPC440 EP to act as a PCI memory target (PTM).
  618. +--------------------------------------------------------------------------*/
  619. pci_read_config_word(0, PCI_COMMAND, &temp_short);
  620. pci_write_config_word(0, PCI_COMMAND,
  621. temp_short | PCI_COMMAND_MASTER |
  622. PCI_COMMAND_MEMORY);
  623. }
  624. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT) */
  625. /*************************************************************************
  626. * is_pci_host
  627. *
  628. * This routine is called to determine if a pci scan should be
  629. * performed. With various hardware environments (especially cPCI and
  630. * PPMC) it's insufficient to depend on the state of the arbiter enable
  631. * bit in the strap register, or generic host/adapter assumptions.
  632. *
  633. * Rather than hard-code a bad assumption in the general 440 code, the
  634. * 440 pci code requires the board to decide at runtime.
  635. *
  636. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  637. *
  638. *
  639. ************************************************************************/
  640. #if defined(CONFIG_PCI)
  641. int is_pci_host(struct pci_controller *hose)
  642. {
  643. /* PCS440EP is always configured as host. */
  644. return (1);
  645. }
  646. #endif /* defined(CONFIG_PCI) */
  647. /*************************************************************************
  648. * hw_watchdog_reset
  649. *
  650. * This routine is called to reset (keep alive) the watchdog timer
  651. *
  652. ************************************************************************/
  653. #if defined(CONFIG_HW_WATCHDOG)
  654. void hw_watchdog_reset(void)
  655. {
  656. }
  657. #endif
  658. /*************************************************************************
  659. * "led" Commando for the U-Boot shell
  660. *
  661. ************************************************************************/
  662. int do_led (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  663. {
  664. int rcode = 0, i;
  665. ulong pattern = 0;
  666. pattern = simple_strtoul (argv[1], NULL, 16);
  667. if (pattern > 0x400) {
  668. int val = GET_LEDS;
  669. printf ("led: %x\n", val);
  670. return rcode;
  671. }
  672. if (pattern > 0x200) {
  673. status_led_blink ();
  674. hang ();
  675. return rcode;
  676. }
  677. if (pattern > 0x100) {
  678. status_led_blink ();
  679. return rcode;
  680. }
  681. pattern &= 0x0f;
  682. for (i = 0; i < 4; i++) {
  683. if (pattern & 0x01) status_led_set (i, STATUS_LED_ON);
  684. else status_led_set (i, STATUS_LED_OFF);
  685. pattern = pattern >> 1;
  686. }
  687. return rcode;
  688. }
  689. U_BOOT_CMD(
  690. led, 2, 1, do_led,
  691. "led [bitmask] - set the DIAG-LED\n",
  692. "[bitmask] 0x01 = DIAG 1 on\n"
  693. " 0x02 = DIAG 2 on\n"
  694. " 0x04 = DIAG 3 on\n"
  695. " 0x08 = DIAG 4 on\n"
  696. " > 0x100 set the LED, who are on, to state blinking\n"
  697. );
  698. #if defined(CONFIG_SHA1_CHECK_UB_IMG)
  699. /*************************************************************************
  700. * "sha1" Commando for the U-Boot shell
  701. *
  702. ************************************************************************/
  703. int do_sha1 (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  704. {
  705. int rcode = -1;
  706. if (argc < 2) {
  707. usage:
  708. printf ("Usage:\n%s\n", cmdtp->usage);
  709. return 1;
  710. }
  711. if (argc >= 3) {
  712. unsigned char *data;
  713. unsigned char output[20];
  714. int len;
  715. int i;
  716. data = (unsigned char *)simple_strtoul (argv[1], NULL, 16);
  717. len = simple_strtoul (argv[2], NULL, 16);
  718. sha1_csum (data, len, (unsigned char *)output);
  719. printf ("U-Boot sum:\n");
  720. for (i = 0; i < 20 ; i++) {
  721. printf ("%02X ", output[i]);
  722. }
  723. printf ("\n");
  724. if (argc == 4) {
  725. data = (unsigned char *)simple_strtoul (argv[3], NULL, 16);
  726. memcpy (data, output, 20);
  727. }
  728. return 0;
  729. }
  730. if (argc == 2) {
  731. char *ptr = argv[1];
  732. if (*ptr != '-') goto usage;
  733. ptr++;
  734. if ((*ptr == 'c') || (*ptr == 'C')) {
  735. rcode = pcs440ep_sha1 (1);
  736. printf ("SHA1 U-Boot sum %sok!\n", (rcode != 0) ? "not " : "");
  737. } else if ((*ptr == 'p') || (*ptr == 'P')) {
  738. rcode = pcs440ep_sha1 (2);
  739. } else {
  740. rcode = pcs440ep_sha1 (0);
  741. }
  742. return rcode;
  743. }
  744. return rcode;
  745. }
  746. U_BOOT_CMD(
  747. sha1, 4, 1, do_sha1,
  748. "sha1 - calculate the SHA1 Sum\n",
  749. "address len [addr] calculate the SHA1 sum [save at addr]\n"
  750. " -p calculate the SHA1 sum from the U-Boot image in flash and print\n"
  751. " -c check the U-Boot image in flash\n"
  752. );
  753. #endif
  754. #ifdef CONFIG_IDE_PREINIT
  755. int ide_preinit (void)
  756. {
  757. /* Set True IDE Mode */
  758. out32 (GPIO0_OR, (in32 (GPIO0_OR) | 0x00100000));
  759. out32 (GPIO0_OR, (in32 (GPIO0_OR) | 0x00200000));
  760. out32 (GPIO1_OR, (in32 (GPIO1_OR) & ~0x00008040));
  761. udelay (100000);
  762. return 0;
  763. }
  764. #endif
  765. #if defined (CFG_CMD_IDE) && defined (CONFIG_IDE_RESET)
  766. void ide_set_reset (int idereset)
  767. {
  768. debug ("ide_reset(%d)\n", idereset);
  769. if (idereset == 0) {
  770. out32 (GPIO0_OR, (in32 (GPIO0_OR) | 0x00200000));
  771. } else {
  772. out32 (GPIO0_OR, (in32 (GPIO0_OR) & ~0x00200000));
  773. }
  774. udelay (10000);
  775. }
  776. #endif /* defined (CFG_CMD_IDE) && defined (CONFIG_IDE_RESET) */