M5329EVB.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /*
  2. * Configuation settings for the Freescale MCF5329 FireEngine board.
  3. *
  4. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * board/config.h - configuration options, board specific
  27. */
  28. #ifndef _M5329EVB_H
  29. #define _M5329EVB_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MCF532x /* define processor family */
  35. #define CONFIG_M5329 /* define processor type */
  36. #define CONFIG_MCFUART
  37. #define CONFIG_SYS_UART_PORT (0)
  38. #define CONFIG_BAUDRATE 115200
  39. #define CONFIG_SYS_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
  40. #undef CONFIG_WATCHDOG
  41. #define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
  42. /* Command line configuration */
  43. #include <config_cmd_default.h>
  44. #define CONFIG_CMD_CACHE
  45. #define CONFIG_CMD_DATE
  46. #define CONFIG_CMD_ELF
  47. #define CONFIG_CMD_FLASH
  48. #define CONFIG_CMD_I2C
  49. #define CONFIG_CMD_MEMORY
  50. #define CONFIG_CMD_MISC
  51. #define CONFIG_CMD_MII
  52. #define CONFIG_CMD_NET
  53. #define CONFIG_CMD_PING
  54. #define CONFIG_CMD_REGINFO
  55. #ifdef CONFIG_NANDFLASH_SIZE
  56. # define CONFIG_CMD_NAND
  57. #endif
  58. #define CONFIG_SYS_UNIFY_CACHE
  59. #define CONFIG_MCFFEC
  60. #ifdef CONFIG_MCFFEC
  61. # define CONFIG_MII 1
  62. # define CONFIG_MII_INIT 1
  63. # define CONFIG_SYS_DISCOVER_PHY
  64. # define CONFIG_SYS_RX_ETH_BUFFER 8
  65. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  66. # define CONFIG_SYS_FEC0_PINMUX 0
  67. # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  68. # define MCFFEC_TOUT_LOOP 50000
  69. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  70. # ifndef CONFIG_SYS_DISCOVER_PHY
  71. # define FECDUPLEX FULL
  72. # define FECSPEED _100BASET
  73. # else
  74. # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  75. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  76. # endif
  77. # endif /* CONFIG_SYS_DISCOVER_PHY */
  78. #endif
  79. #define CONFIG_MCFRTC
  80. #undef RTC_DEBUG
  81. /* Timer */
  82. #define CONFIG_MCFTMR
  83. #undef CONFIG_MCFPIT
  84. /* I2C */
  85. #define CONFIG_FSL_I2C
  86. #define CONFIG_HARD_I2C /* I2C with hw support */
  87. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  88. #define CONFIG_SYS_I2C_SPEED 80000
  89. #define CONFIG_SYS_I2C_SLAVE 0x7F
  90. #define CONFIG_SYS_I2C_OFFSET 0x58000
  91. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  92. #define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
  93. #define CONFIG_UDP_CHECKSUM
  94. #ifdef CONFIG_MCFFEC
  95. # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
  96. # define CONFIG_IPADDR 192.162.1.2
  97. # define CONFIG_NETMASK 255.255.255.0
  98. # define CONFIG_SERVERIP 192.162.1.1
  99. # define CONFIG_GATEWAYIP 192.162.1.1
  100. # define CONFIG_OVERWRITE_ETHADDR_ONCE
  101. #endif /* FEC_ENET */
  102. #define CONFIG_HOSTNAME M5329EVB
  103. #define CONFIG_EXTRA_ENV_SETTINGS \
  104. "netdev=eth0\0" \
  105. "loadaddr=40010000\0" \
  106. "u-boot=u-boot.bin\0" \
  107. "load=tftp ${loadaddr) ${u-boot}\0" \
  108. "upd=run load; run prog\0" \
  109. "prog=prot off 0 3ffff;" \
  110. "era 0 3ffff;" \
  111. "cp.b ${loadaddr} 0 ${filesize};" \
  112. "save\0" \
  113. ""
  114. #define CONFIG_PRAM 512 /* 512 KB */
  115. #define CONFIG_SYS_PROMPT "-> "
  116. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  117. #ifdef CONFIG_CMD_KGDB
  118. # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  119. #else
  120. # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  121. #endif
  122. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  123. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  124. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  125. #define CONFIG_SYS_LOAD_ADDR 0x40010000
  126. #define CONFIG_SYS_HZ 1000
  127. #define CONFIG_SYS_CLK 80000000
  128. #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
  129. #define CONFIG_SYS_MBAR 0xFC000000
  130. #define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
  131. /*
  132. * Low Level Configuration Settings
  133. * (address mappings, register initial values, etc.)
  134. * You should know what you are doing if you make changes here.
  135. */
  136. /*-----------------------------------------------------------------------
  137. * Definitions for initial stack pointer and data area (in DPRAM)
  138. */
  139. #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
  140. #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
  141. #define CONFIG_SYS_INIT_RAM_CTRL 0x221
  142. #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
  143. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  144. /*-----------------------------------------------------------------------
  145. * Start addresses for the final memory configuration
  146. * (Set up by the startup code)
  147. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  148. */
  149. #define CONFIG_SYS_SDRAM_BASE 0x40000000
  150. #define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
  151. #define CONFIG_SYS_SDRAM_CFG1 0x53722730
  152. #define CONFIG_SYS_SDRAM_CFG2 0x56670000
  153. #define CONFIG_SYS_SDRAM_CTRL 0xE1092000
  154. #define CONFIG_SYS_SDRAM_EMOD 0x40010000
  155. #define CONFIG_SYS_SDRAM_MODE 0x018D0000
  156. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
  157. #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
  158. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  159. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  160. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  161. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  162. /*
  163. * For booting Linux, the board info and command line data
  164. * have to be in the first 8 MB of memory, since this is
  165. * the maximum mapped by the Linux kernel during initialization ??
  166. */
  167. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  168. #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
  169. /*-----------------------------------------------------------------------
  170. * FLASH organization
  171. */
  172. #define CONFIG_SYS_FLASH_CFI
  173. #ifdef CONFIG_SYS_FLASH_CFI
  174. # define CONFIG_FLASH_CFI_DRIVER 1
  175. # define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
  176. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  177. # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  178. # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  179. # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  180. #endif
  181. #ifdef CONFIG_NANDFLASH_SIZE
  182. # define CONFIG_SYS_MAX_NAND_DEVICE 1
  183. # define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
  184. # define CONFIG_SYS_NAND_SIZE 1
  185. # define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  186. # define NAND_ALLOW_ERASE_ALL 1
  187. # define CONFIG_JFFS2_NAND 1
  188. # define CONFIG_JFFS2_DEV "nand0"
  189. # define CONFIG_JFFS2_PART_SIZE (CONFIG_SYS_CS2_MASK & ~1)
  190. # define CONFIG_JFFS2_PART_OFFSET 0x00000000
  191. #endif
  192. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  193. /* Configuration for environment
  194. * Environment is embedded in u-boot in the second sector of the flash
  195. */
  196. #define CONFIG_ENV_OFFSET 0x4000
  197. #define CONFIG_ENV_SECT_SIZE 0x2000
  198. #define CONFIG_ENV_IS_IN_FLASH 1
  199. /*-----------------------------------------------------------------------
  200. * Cache Configuration
  201. */
  202. #define CONFIG_SYS_CACHELINE_SIZE 16
  203. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  204. CONFIG_SYS_INIT_RAM_SIZE - 8)
  205. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  206. CONFIG_SYS_INIT_RAM_SIZE - 4)
  207. #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
  208. #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
  209. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  210. CF_ACR_EN | CF_ACR_SM_ALL)
  211. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
  212. CF_CACR_DCM_P)
  213. /*-----------------------------------------------------------------------
  214. * Chipselect bank definitions
  215. */
  216. /*
  217. * CS0 - NOR Flash 1, 2, 4, or 8MB
  218. * CS1 - CompactFlash and registers
  219. * CS2 - NAND Flash 16, 32, or 64MB
  220. * CS3 - Available
  221. * CS4 - Available
  222. * CS5 - Available
  223. */
  224. #define CONFIG_SYS_CS0_BASE 0
  225. #define CONFIG_SYS_CS0_MASK 0x007f0001
  226. #define CONFIG_SYS_CS0_CTRL 0x00001fa0
  227. #define CONFIG_SYS_CS1_BASE 0x10000000
  228. #define CONFIG_SYS_CS1_MASK 0x001f0001
  229. #define CONFIG_SYS_CS1_CTRL 0x002A3780
  230. #ifdef CONFIG_NANDFLASH_SIZE
  231. #define CONFIG_SYS_CS2_BASE 0x20000000
  232. #define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1)
  233. #define CONFIG_SYS_CS2_CTRL 0x00001f60
  234. #endif
  235. #endif /* _M5329EVB_H */