natsemi.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133
  1. /*
  2. * National Semiconductor PHY drivers
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. *
  19. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  20. * author Andy Fleming
  21. *
  22. */
  23. #include <phy.h>
  24. /* NatSemi DP83630 */
  25. #define DP83630_PHY_PAGESEL_REG 0x13
  26. #define DP83630_PHY_PTP_COC_REG 0x14
  27. #define DP83630_PHY_PTP_CLKOUT_EN (1<<15)
  28. #define DP83630_PHY_RBR_REG 0x17
  29. static int dp83630_config(struct phy_device *phydev)
  30. {
  31. int ptp_coc_reg;
  32. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  33. phy_write(phydev, MDIO_DEVAD_NONE, DP83630_PHY_PAGESEL_REG, 0x6);
  34. ptp_coc_reg = phy_read(phydev, MDIO_DEVAD_NONE,
  35. DP83630_PHY_PTP_COC_REG);
  36. ptp_coc_reg &= ~DP83630_PHY_PTP_CLKOUT_EN;
  37. phy_write(phydev, MDIO_DEVAD_NONE, DP83630_PHY_PTP_COC_REG,
  38. ptp_coc_reg);
  39. phy_write(phydev, MDIO_DEVAD_NONE, DP83630_PHY_PAGESEL_REG, 0);
  40. genphy_config_aneg(phydev);
  41. return 0;
  42. }
  43. static struct phy_driver DP83630_driver = {
  44. .name = "NatSemi DP83630",
  45. .uid = 0x20005ce1,
  46. .mask = 0xfffffff0,
  47. .features = PHY_BASIC_FEATURES,
  48. .config = &dp83630_config,
  49. .startup = &genphy_startup,
  50. .shutdown = &genphy_shutdown,
  51. };
  52. /* DP83865 Link and Auto-Neg Status Register */
  53. #define MIIM_DP83865_LANR 0x11
  54. #define MIIM_DP83865_SPD_MASK 0x0018
  55. #define MIIM_DP83865_SPD_1000 0x0010
  56. #define MIIM_DP83865_SPD_100 0x0008
  57. #define MIIM_DP83865_DPX_FULL 0x0002
  58. /* NatSemi DP83865 */
  59. static int dp83865_config(struct phy_device *phydev)
  60. {
  61. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  62. genphy_config_aneg(phydev);
  63. return 0;
  64. }
  65. static int dp83865_parse_status(struct phy_device *phydev)
  66. {
  67. int mii_reg;
  68. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_DP83865_LANR);
  69. switch (mii_reg & MIIM_DP83865_SPD_MASK) {
  70. case MIIM_DP83865_SPD_1000:
  71. phydev->speed = SPEED_1000;
  72. break;
  73. case MIIM_DP83865_SPD_100:
  74. phydev->speed = SPEED_100;
  75. break;
  76. default:
  77. phydev->speed = SPEED_10;
  78. break;
  79. }
  80. if (mii_reg & MIIM_DP83865_DPX_FULL)
  81. phydev->duplex = DUPLEX_FULL;
  82. else
  83. phydev->duplex = DUPLEX_HALF;
  84. return 0;
  85. }
  86. static int dp83865_startup(struct phy_device *phydev)
  87. {
  88. genphy_update_link(phydev);
  89. dp83865_parse_status(phydev);
  90. return 0;
  91. }
  92. static struct phy_driver DP83865_driver = {
  93. .name = "NatSemi DP83865",
  94. .uid = 0x20005c70,
  95. .mask = 0xfffffff0,
  96. .features = PHY_GBIT_FEATURES,
  97. .config = &dp83865_config,
  98. .startup = &dp83865_startup,
  99. .shutdown = &genphy_shutdown,
  100. };
  101. int phy_natsemi_init(void)
  102. {
  103. phy_register(&DP83630_driver);
  104. phy_register(&DP83865_driver);
  105. return 0;
  106. }