coreboot.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140
  1. /*
  2. * Copyright (c) 2011 The Chromium OS Authors.
  3. * (C) Copyright 2008
  4. * Graeme Russ, graeme.russ@gmail.com.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/u-boot-x86.h>
  26. #include <flash.h>
  27. #include <netdev.h>
  28. #include <asm/msr.h>
  29. #include <asm/cache.h>
  30. #include <asm/io.h>
  31. #include <asm/arch-coreboot/tables.h>
  32. #include <asm/arch-coreboot/sysinfo.h>
  33. #include <asm/arch/timestamp.h>
  34. DECLARE_GLOBAL_DATA_PTR;
  35. /*
  36. * Miscellaneous platform dependent initializations
  37. */
  38. int cpu_init_f(void)
  39. {
  40. int ret = get_coreboot_info(&lib_sysinfo);
  41. if (ret != 0)
  42. printf("Failed to parse coreboot tables.\n");
  43. timestamp_init();
  44. return ret;
  45. }
  46. int board_early_init_f(void)
  47. {
  48. return 0;
  49. }
  50. int board_early_init_r(void)
  51. {
  52. /* CPU Speed to 100MHz */
  53. gd->cpu_clk = 100000000;
  54. /* Crystal is 33.000MHz */
  55. gd->bus_clk = 33000000;
  56. return 0;
  57. }
  58. void show_boot_progress(int val)
  59. {
  60. #if MIN_PORT80_KCLOCKS_DELAY
  61. static uint32_t prev_stamp;
  62. static uint32_t base;
  63. /*
  64. * Scale the time counter reading to avoid using 64 bit arithmetics.
  65. * Can't use get_timer() here becuase it could be not yet
  66. * initialized or even implemented.
  67. */
  68. if (!prev_stamp) {
  69. base = rdtsc() / 1000;
  70. prev_stamp = 0;
  71. } else {
  72. uint32_t now;
  73. do {
  74. now = rdtsc() / 1000 - base;
  75. } while (now < (prev_stamp + MIN_PORT80_KCLOCKS_DELAY));
  76. prev_stamp = now;
  77. }
  78. #endif
  79. outb(val, 0x80);
  80. }
  81. int last_stage_init(void)
  82. {
  83. return 0;
  84. }
  85. #ifndef CONFIG_SYS_NO_FLASH
  86. ulong board_flash_get_legacy(ulong base, int banknum, flash_info_t *info)
  87. {
  88. return 0;
  89. }
  90. #endif
  91. int board_eth_init(bd_t *bis)
  92. {
  93. return pci_eth_init(bis);
  94. }
  95. #define MTRR_TYPE_WP 5
  96. #define MTRRcap_MSR 0xfe
  97. #define MTRRphysBase_MSR(reg) (0x200 + 2 * (reg))
  98. #define MTRRphysMask_MSR(reg) (0x200 + 2 * (reg) + 1)
  99. int board_final_cleanup(void)
  100. {
  101. /* Un-cache the ROM so the kernel has one
  102. * more MTRR available.
  103. *
  104. * Coreboot should have assigned this to the
  105. * top available variable MTRR.
  106. */
  107. u8 top_mtrr = (native_read_msr(MTRRcap_MSR) & 0xff) - 1;
  108. u8 top_type = native_read_msr(MTRRphysBase_MSR(top_mtrr)) & 0xff;
  109. /* Make sure this MTRR is the correct Write-Protected type */
  110. if (top_type == MTRR_TYPE_WP) {
  111. disable_caches();
  112. wrmsrl(MTRRphysBase_MSR(top_mtrr), 0);
  113. wrmsrl(MTRRphysMask_MSR(top_mtrr), 0);
  114. enable_caches();
  115. }
  116. /* Issue SMI to Coreboot to lock down ME and registers */
  117. printf("Finalizing Coreboot\n");
  118. outb(0xcb, 0xb2);
  119. return 0;
  120. }