ctrl_regs.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641
  1. /*
  2. * Copyright 2008-2012 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. */
  9. /*
  10. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  11. * Based on code from spd_sdram.c
  12. * Author: James Yang [at freescale.com]
  13. */
  14. #include <common.h>
  15. #include <asm/fsl_ddr_sdram.h>
  16. #include "ddr.h"
  17. #define _DDR_ADDR CONFIG_SYS_MPC8xxx_DDR_ADDR
  18. static u32 fsl_ddr_get_version(void)
  19. {
  20. ccsr_ddr_t *ddr;
  21. u32 ver_major_minor_errata;
  22. ddr = (void *)_DDR_ADDR;
  23. ver_major_minor_errata = (in_be32(&ddr->ip_rev1) & 0xFFFF) << 8;
  24. ver_major_minor_errata |= (in_be32(&ddr->ip_rev2) & 0xFF00) >> 8;
  25. return ver_major_minor_errata;
  26. }
  27. unsigned int picos_to_mclk(unsigned int picos);
  28. /*
  29. * Determine Rtt value.
  30. *
  31. * This should likely be either board or controller specific.
  32. *
  33. * Rtt(nominal) - DDR2:
  34. * 0 = Rtt disabled
  35. * 1 = 75 ohm
  36. * 2 = 150 ohm
  37. * 3 = 50 ohm
  38. * Rtt(nominal) - DDR3:
  39. * 0 = Rtt disabled
  40. * 1 = 60 ohm
  41. * 2 = 120 ohm
  42. * 3 = 40 ohm
  43. * 4 = 20 ohm
  44. * 5 = 30 ohm
  45. *
  46. * FIXME: Apparently 8641 needs a value of 2
  47. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  48. *
  49. * FIXME: There was some effort down this line earlier:
  50. *
  51. * unsigned int i;
  52. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  53. * if (popts->dimmslot[i].num_valid_cs
  54. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  55. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  56. * rtt = 2;
  57. * break;
  58. * }
  59. * }
  60. */
  61. static inline int fsl_ddr_get_rtt(void)
  62. {
  63. int rtt;
  64. #if defined(CONFIG_FSL_DDR1)
  65. rtt = 0;
  66. #elif defined(CONFIG_FSL_DDR2)
  67. rtt = 3;
  68. #else
  69. rtt = 0;
  70. #endif
  71. return rtt;
  72. }
  73. /*
  74. * compute the CAS write latency according to DDR3 spec
  75. * CWL = 5 if tCK >= 2.5ns
  76. * 6 if 2.5ns > tCK >= 1.875ns
  77. * 7 if 1.875ns > tCK >= 1.5ns
  78. * 8 if 1.5ns > tCK >= 1.25ns
  79. * 9 if 1.25ns > tCK >= 1.07ns
  80. * 10 if 1.07ns > tCK >= 0.935ns
  81. * 11 if 0.935ns > tCK >= 0.833ns
  82. * 12 if 0.833ns > tCK >= 0.75ns
  83. */
  84. static inline unsigned int compute_cas_write_latency(void)
  85. {
  86. unsigned int cwl;
  87. const unsigned int mclk_ps = get_memory_clk_period_ps();
  88. if (mclk_ps >= 2500)
  89. cwl = 5;
  90. else if (mclk_ps >= 1875)
  91. cwl = 6;
  92. else if (mclk_ps >= 1500)
  93. cwl = 7;
  94. else if (mclk_ps >= 1250)
  95. cwl = 8;
  96. else if (mclk_ps >= 1070)
  97. cwl = 9;
  98. else if (mclk_ps >= 935)
  99. cwl = 10;
  100. else if (mclk_ps >= 833)
  101. cwl = 11;
  102. else if (mclk_ps >= 750)
  103. cwl = 12;
  104. else {
  105. cwl = 12;
  106. printf("Warning: CWL is out of range\n");
  107. }
  108. return cwl;
  109. }
  110. /* Chip Select Configuration (CSn_CONFIG) */
  111. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  112. const memctl_options_t *popts,
  113. const dimm_params_t *dimm_params)
  114. {
  115. unsigned int cs_n_en = 0; /* Chip Select enable */
  116. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  117. unsigned int intlv_ctl = 0; /* Interleaving control */
  118. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  119. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  120. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  121. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  122. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  123. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  124. int go_config = 0;
  125. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  126. switch (i) {
  127. case 0:
  128. if (dimm_params[dimm_number].n_ranks > 0) {
  129. go_config = 1;
  130. /* These fields only available in CS0_CONFIG */
  131. if (!popts->memctl_interleaving)
  132. break;
  133. switch (popts->memctl_interleaving_mode) {
  134. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  135. case FSL_DDR_PAGE_INTERLEAVING:
  136. case FSL_DDR_BANK_INTERLEAVING:
  137. case FSL_DDR_SUPERBANK_INTERLEAVING:
  138. intlv_en = popts->memctl_interleaving;
  139. intlv_ctl = popts->memctl_interleaving_mode;
  140. break;
  141. default:
  142. break;
  143. }
  144. }
  145. break;
  146. case 1:
  147. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  148. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  149. go_config = 1;
  150. break;
  151. case 2:
  152. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  153. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  154. go_config = 1;
  155. break;
  156. case 3:
  157. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  158. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  159. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  160. go_config = 1;
  161. break;
  162. default:
  163. break;
  164. }
  165. if (go_config) {
  166. unsigned int n_banks_per_sdram_device;
  167. cs_n_en = 1;
  168. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  169. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  170. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  171. n_banks_per_sdram_device
  172. = dimm_params[dimm_number].n_banks_per_sdram_device;
  173. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  174. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  175. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  176. }
  177. ddr->cs[i].config = (0
  178. | ((cs_n_en & 0x1) << 31)
  179. | ((intlv_en & 0x3) << 29)
  180. | ((intlv_ctl & 0xf) << 24)
  181. | ((ap_n_en & 0x1) << 23)
  182. /* XXX: some implementation only have 1 bit starting at left */
  183. | ((odt_rd_cfg & 0x7) << 20)
  184. /* XXX: Some implementation only have 1 bit starting at left */
  185. | ((odt_wr_cfg & 0x7) << 16)
  186. | ((ba_bits_cs_n & 0x3) << 14)
  187. | ((row_bits_cs_n & 0x7) << 8)
  188. | ((col_bits_cs_n & 0x7) << 0)
  189. );
  190. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  191. }
  192. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  193. /* FIXME: 8572 */
  194. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  195. {
  196. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  197. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  198. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  199. }
  200. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  201. #if !defined(CONFIG_FSL_DDR1)
  202. static inline int avoid_odt_overlap(const dimm_params_t *dimm_params)
  203. {
  204. #if CONFIG_DIMM_SLOTS_PER_CTLR == 1
  205. if (dimm_params[0].n_ranks == 4)
  206. return 1;
  207. #endif
  208. #if CONFIG_DIMM_SLOTS_PER_CTLR == 2
  209. if ((dimm_params[0].n_ranks == 2) &&
  210. (dimm_params[1].n_ranks == 2))
  211. return 1;
  212. #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
  213. if (dimm_params[0].n_ranks == 4)
  214. return 1;
  215. #endif
  216. #endif
  217. return 0;
  218. }
  219. /*
  220. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  221. *
  222. * Avoid writing for DDR I. The new PQ38 DDR controller
  223. * dreams up non-zero default values to be backwards compatible.
  224. */
  225. static void set_timing_cfg_0(fsl_ddr_cfg_regs_t *ddr,
  226. const memctl_options_t *popts,
  227. const dimm_params_t *dimm_params)
  228. {
  229. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  230. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  231. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  232. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  233. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  234. /* Active powerdown exit timing (tXARD and tXARDS). */
  235. unsigned char act_pd_exit_mclk;
  236. /* Precharge powerdown exit timing (tXP). */
  237. unsigned char pre_pd_exit_mclk;
  238. /* ODT powerdown exit timing (tAXPD). */
  239. unsigned char taxpd_mclk;
  240. /* Mode register set cycle time (tMRD). */
  241. unsigned char tmrd_mclk;
  242. #ifdef CONFIG_FSL_DDR3
  243. /*
  244. * (tXARD and tXARDS). Empirical?
  245. * The DDR3 spec has not tXARD,
  246. * we use the tXP instead of it.
  247. * tXP=max(3nCK, 7.5ns) for DDR3.
  248. * spec has not the tAXPD, we use
  249. * tAXPD=1, need design to confirm.
  250. */
  251. int tXP = max((get_memory_clk_period_ps() * 3), 7500); /* unit=ps */
  252. unsigned int data_rate = get_ddr_freq(0);
  253. tmrd_mclk = 4;
  254. /* set the turnaround time */
  255. /*
  256. * for single quad-rank DIMM and two dual-rank DIMMs
  257. * to avoid ODT overlap
  258. */
  259. if (avoid_odt_overlap(dimm_params)) {
  260. twwt_mclk = 2;
  261. trrt_mclk = 1;
  262. }
  263. /* for faster clock, need more time for data setup */
  264. trwt_mclk = (data_rate/1000000 > 1800) ? 2 : 1;
  265. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  266. twrt_mclk = 1;
  267. if (popts->dynamic_power == 0) { /* powerdown is not used */
  268. act_pd_exit_mclk = 1;
  269. pre_pd_exit_mclk = 1;
  270. taxpd_mclk = 1;
  271. } else {
  272. /* act_pd_exit_mclk = tXARD, see above */
  273. act_pd_exit_mclk = picos_to_mclk(tXP);
  274. /* Mode register MR0[A12] is '1' - fast exit */
  275. pre_pd_exit_mclk = act_pd_exit_mclk;
  276. taxpd_mclk = 1;
  277. }
  278. #else /* CONFIG_FSL_DDR2 */
  279. /*
  280. * (tXARD and tXARDS). Empirical?
  281. * tXARD = 2 for DDR2
  282. * tXP=2
  283. * tAXPD=8
  284. */
  285. act_pd_exit_mclk = 2;
  286. pre_pd_exit_mclk = 2;
  287. taxpd_mclk = 8;
  288. tmrd_mclk = 2;
  289. #endif
  290. if (popts->trwt_override)
  291. trwt_mclk = popts->trwt;
  292. ddr->timing_cfg_0 = (0
  293. | ((trwt_mclk & 0x3) << 30) /* RWT */
  294. | ((twrt_mclk & 0x3) << 28) /* WRT */
  295. | ((trrt_mclk & 0x3) << 26) /* RRT */
  296. | ((twwt_mclk & 0x3) << 24) /* WWT */
  297. | ((act_pd_exit_mclk & 0x7) << 20) /* ACT_PD_EXIT */
  298. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  299. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  300. | ((tmrd_mclk & 0xf) << 0) /* MRS_CYC */
  301. );
  302. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  303. }
  304. #endif /* defined(CONFIG_FSL_DDR2) */
  305. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  306. static void set_timing_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  307. const memctl_options_t *popts,
  308. const common_timing_params_t *common_dimm,
  309. unsigned int cas_latency)
  310. {
  311. /* Extended precharge to activate interval (tRP) */
  312. unsigned int ext_pretoact = 0;
  313. /* Extended Activate to precharge interval (tRAS) */
  314. unsigned int ext_acttopre = 0;
  315. /* Extended activate to read/write interval (tRCD) */
  316. unsigned int ext_acttorw = 0;
  317. /* Extended refresh recovery time (tRFC) */
  318. unsigned int ext_refrec;
  319. /* Extended MCAS latency from READ cmd */
  320. unsigned int ext_caslat = 0;
  321. /* Extended last data to precharge interval (tWR) */
  322. unsigned int ext_wrrec = 0;
  323. /* Control Adjust */
  324. unsigned int cntl_adj = 0;
  325. ext_pretoact = picos_to_mclk(common_dimm->tRP_ps) >> 4;
  326. ext_acttopre = picos_to_mclk(common_dimm->tRAS_ps) >> 4;
  327. ext_acttorw = picos_to_mclk(common_dimm->tRCD_ps) >> 4;
  328. ext_caslat = (2 * cas_latency - 1) >> 4;
  329. ext_refrec = (picos_to_mclk(common_dimm->tRFC_ps) - 8) >> 4;
  330. /* ext_wrrec only deals with 16 clock and above, or 14 with OTF */
  331. ext_wrrec = (picos_to_mclk(common_dimm->tWR_ps) +
  332. (popts->OTF_burst_chop_en ? 2 : 0)) >> 4;
  333. ddr->timing_cfg_3 = (0
  334. | ((ext_pretoact & 0x1) << 28)
  335. | ((ext_acttopre & 0x2) << 24)
  336. | ((ext_acttorw & 0x1) << 22)
  337. | ((ext_refrec & 0x1F) << 16)
  338. | ((ext_caslat & 0x3) << 12)
  339. | ((ext_wrrec & 0x1) << 8)
  340. | ((cntl_adj & 0x7) << 0)
  341. );
  342. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  343. }
  344. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  345. static void set_timing_cfg_1(fsl_ddr_cfg_regs_t *ddr,
  346. const memctl_options_t *popts,
  347. const common_timing_params_t *common_dimm,
  348. unsigned int cas_latency)
  349. {
  350. /* Precharge-to-activate interval (tRP) */
  351. unsigned char pretoact_mclk;
  352. /* Activate to precharge interval (tRAS) */
  353. unsigned char acttopre_mclk;
  354. /* Activate to read/write interval (tRCD) */
  355. unsigned char acttorw_mclk;
  356. /* CASLAT */
  357. unsigned char caslat_ctrl;
  358. /* Refresh recovery time (tRFC) ; trfc_low */
  359. unsigned char refrec_ctrl;
  360. /* Last data to precharge minimum interval (tWR) */
  361. unsigned char wrrec_mclk;
  362. /* Activate-to-activate interval (tRRD) */
  363. unsigned char acttoact_mclk;
  364. /* Last write data pair to read command issue interval (tWTR) */
  365. unsigned char wrtord_mclk;
  366. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  367. static const u8 wrrec_table[] = {
  368. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  369. pretoact_mclk = picos_to_mclk(common_dimm->tRP_ps);
  370. acttopre_mclk = picos_to_mclk(common_dimm->tRAS_ps);
  371. acttorw_mclk = picos_to_mclk(common_dimm->tRCD_ps);
  372. /*
  373. * Translate CAS Latency to a DDR controller field value:
  374. *
  375. * CAS Lat DDR I DDR II Ctrl
  376. * Clocks SPD Bit SPD Bit Value
  377. * ------- ------- ------- -----
  378. * 1.0 0 0001
  379. * 1.5 1 0010
  380. * 2.0 2 2 0011
  381. * 2.5 3 0100
  382. * 3.0 4 3 0101
  383. * 3.5 5 0110
  384. * 4.0 4 0111
  385. * 4.5 1000
  386. * 5.0 5 1001
  387. */
  388. #if defined(CONFIG_FSL_DDR1)
  389. caslat_ctrl = (cas_latency + 1) & 0x07;
  390. #elif defined(CONFIG_FSL_DDR2)
  391. caslat_ctrl = 2 * cas_latency - 1;
  392. #else
  393. /*
  394. * if the CAS latency more than 8 cycle,
  395. * we need set extend bit for it at
  396. * TIMING_CFG_3[EXT_CASLAT]
  397. */
  398. caslat_ctrl = 2 * cas_latency - 1;
  399. #endif
  400. refrec_ctrl = picos_to_mclk(common_dimm->tRFC_ps) - 8;
  401. wrrec_mclk = picos_to_mclk(common_dimm->tWR_ps);
  402. if (wrrec_mclk > 16)
  403. printf("Error: WRREC doesn't support more than 16 clocks\n");
  404. else
  405. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  406. if (popts->OTF_burst_chop_en)
  407. wrrec_mclk += 2;
  408. acttoact_mclk = picos_to_mclk(common_dimm->tRRD_ps);
  409. /*
  410. * JEDEC has min requirement for tRRD
  411. */
  412. #if defined(CONFIG_FSL_DDR3)
  413. if (acttoact_mclk < 4)
  414. acttoact_mclk = 4;
  415. #endif
  416. wrtord_mclk = picos_to_mclk(common_dimm->tWTR_ps);
  417. /*
  418. * JEDEC has some min requirements for tWTR
  419. */
  420. #if defined(CONFIG_FSL_DDR2)
  421. if (wrtord_mclk < 2)
  422. wrtord_mclk = 2;
  423. #elif defined(CONFIG_FSL_DDR3)
  424. if (wrtord_mclk < 4)
  425. wrtord_mclk = 4;
  426. #endif
  427. if (popts->OTF_burst_chop_en)
  428. wrtord_mclk += 2;
  429. ddr->timing_cfg_1 = (0
  430. | ((pretoact_mclk & 0x0F) << 28)
  431. | ((acttopre_mclk & 0x0F) << 24)
  432. | ((acttorw_mclk & 0xF) << 20)
  433. | ((caslat_ctrl & 0xF) << 16)
  434. | ((refrec_ctrl & 0xF) << 12)
  435. | ((wrrec_mclk & 0x0F) << 8)
  436. | ((acttoact_mclk & 0x0F) << 4)
  437. | ((wrtord_mclk & 0x0F) << 0)
  438. );
  439. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  440. }
  441. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  442. static void set_timing_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  443. const memctl_options_t *popts,
  444. const common_timing_params_t *common_dimm,
  445. unsigned int cas_latency,
  446. unsigned int additive_latency)
  447. {
  448. /* Additive latency */
  449. unsigned char add_lat_mclk;
  450. /* CAS-to-preamble override */
  451. unsigned short cpo;
  452. /* Write latency */
  453. unsigned char wr_lat;
  454. /* Read to precharge (tRTP) */
  455. unsigned char rd_to_pre;
  456. /* Write command to write data strobe timing adjustment */
  457. unsigned char wr_data_delay;
  458. /* Minimum CKE pulse width (tCKE) */
  459. unsigned char cke_pls;
  460. /* Window for four activates (tFAW) */
  461. unsigned short four_act;
  462. /* FIXME add check that this must be less than acttorw_mclk */
  463. add_lat_mclk = additive_latency;
  464. cpo = popts->cpo_override;
  465. #if defined(CONFIG_FSL_DDR1)
  466. /*
  467. * This is a lie. It should really be 1, but if it is
  468. * set to 1, bits overlap into the old controller's
  469. * otherwise unused ACSM field. If we leave it 0, then
  470. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  471. */
  472. wr_lat = 0;
  473. #elif defined(CONFIG_FSL_DDR2)
  474. wr_lat = cas_latency - 1;
  475. #else
  476. wr_lat = compute_cas_write_latency();
  477. #endif
  478. rd_to_pre = picos_to_mclk(common_dimm->tRTP_ps);
  479. /*
  480. * JEDEC has some min requirements for tRTP
  481. */
  482. #if defined(CONFIG_FSL_DDR2)
  483. if (rd_to_pre < 2)
  484. rd_to_pre = 2;
  485. #elif defined(CONFIG_FSL_DDR3)
  486. if (rd_to_pre < 4)
  487. rd_to_pre = 4;
  488. #endif
  489. if (additive_latency)
  490. rd_to_pre += additive_latency;
  491. if (popts->OTF_burst_chop_en)
  492. rd_to_pre += 2; /* according to UM */
  493. wr_data_delay = popts->write_data_delay;
  494. cke_pls = picos_to_mclk(popts->tCKE_clock_pulse_width_ps);
  495. four_act = picos_to_mclk(popts->tFAW_window_four_activates_ps);
  496. ddr->timing_cfg_2 = (0
  497. | ((add_lat_mclk & 0xf) << 28)
  498. | ((cpo & 0x1f) << 23)
  499. | ((wr_lat & 0xf) << 19)
  500. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  501. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  502. | ((cke_pls & 0x7) << 6)
  503. | ((four_act & 0x3f) << 0)
  504. );
  505. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  506. }
  507. /* DDR SDRAM Register Control Word */
  508. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  509. const memctl_options_t *popts,
  510. const common_timing_params_t *common_dimm)
  511. {
  512. if (common_dimm->all_DIMMs_registered
  513. && !common_dimm->all_DIMMs_unbuffered) {
  514. if (popts->rcw_override) {
  515. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  516. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  517. } else {
  518. ddr->ddr_sdram_rcw_1 =
  519. common_dimm->rcw[0] << 28 | \
  520. common_dimm->rcw[1] << 24 | \
  521. common_dimm->rcw[2] << 20 | \
  522. common_dimm->rcw[3] << 16 | \
  523. common_dimm->rcw[4] << 12 | \
  524. common_dimm->rcw[5] << 8 | \
  525. common_dimm->rcw[6] << 4 | \
  526. common_dimm->rcw[7];
  527. ddr->ddr_sdram_rcw_2 =
  528. common_dimm->rcw[8] << 28 | \
  529. common_dimm->rcw[9] << 24 | \
  530. common_dimm->rcw[10] << 20 | \
  531. common_dimm->rcw[11] << 16 | \
  532. common_dimm->rcw[12] << 12 | \
  533. common_dimm->rcw[13] << 8 | \
  534. common_dimm->rcw[14] << 4 | \
  535. common_dimm->rcw[15];
  536. }
  537. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  538. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  539. }
  540. }
  541. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  542. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  543. const memctl_options_t *popts,
  544. const common_timing_params_t *common_dimm)
  545. {
  546. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  547. unsigned int sren; /* Self refresh enable (during sleep) */
  548. unsigned int ecc_en; /* ECC enable. */
  549. unsigned int rd_en; /* Registered DIMM enable */
  550. unsigned int sdram_type; /* Type of SDRAM */
  551. unsigned int dyn_pwr; /* Dynamic power management mode */
  552. unsigned int dbw; /* DRAM dta bus width */
  553. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  554. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  555. unsigned int threeT_en; /* Enable 3T timing */
  556. unsigned int twoT_en; /* Enable 2T timing */
  557. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  558. unsigned int x32_en = 0; /* x32 enable */
  559. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  560. unsigned int hse; /* Global half strength override */
  561. unsigned int mem_halt = 0; /* memory controller halt */
  562. unsigned int bi = 0; /* Bypass initialization */
  563. mem_en = 1;
  564. sren = popts->self_refresh_in_sleep;
  565. if (common_dimm->all_DIMMs_ECC_capable) {
  566. /* Allow setting of ECC only if all DIMMs are ECC. */
  567. ecc_en = popts->ECC_mode;
  568. } else {
  569. ecc_en = 0;
  570. }
  571. if (common_dimm->all_DIMMs_registered
  572. && !common_dimm->all_DIMMs_unbuffered) {
  573. rd_en = 1;
  574. twoT_en = 0;
  575. } else {
  576. rd_en = 0;
  577. twoT_en = popts->twoT_en;
  578. }
  579. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  580. dyn_pwr = popts->dynamic_power;
  581. dbw = popts->data_bus_width;
  582. /* 8-beat burst enable DDR-III case
  583. * we must clear it when use the on-the-fly mode,
  584. * must set it when use the 32-bits bus mode.
  585. */
  586. if (sdram_type == SDRAM_TYPE_DDR3) {
  587. if (popts->burst_length == DDR_BL8)
  588. eight_be = 1;
  589. if (popts->burst_length == DDR_OTF)
  590. eight_be = 0;
  591. if (dbw == 0x1)
  592. eight_be = 1;
  593. }
  594. threeT_en = popts->threeT_en;
  595. ba_intlv_ctl = popts->ba_intlv_ctl;
  596. hse = popts->half_strength_driver_enable;
  597. ddr->ddr_sdram_cfg = (0
  598. | ((mem_en & 0x1) << 31)
  599. | ((sren & 0x1) << 30)
  600. | ((ecc_en & 0x1) << 29)
  601. | ((rd_en & 0x1) << 28)
  602. | ((sdram_type & 0x7) << 24)
  603. | ((dyn_pwr & 0x1) << 21)
  604. | ((dbw & 0x3) << 19)
  605. | ((eight_be & 0x1) << 18)
  606. | ((ncap & 0x1) << 17)
  607. | ((threeT_en & 0x1) << 16)
  608. | ((twoT_en & 0x1) << 15)
  609. | ((ba_intlv_ctl & 0x7F) << 8)
  610. | ((x32_en & 0x1) << 5)
  611. | ((pchb8 & 0x1) << 4)
  612. | ((hse & 0x1) << 3)
  613. | ((mem_halt & 0x1) << 1)
  614. | ((bi & 0x1) << 0)
  615. );
  616. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  617. }
  618. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  619. static void set_ddr_sdram_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  620. const memctl_options_t *popts,
  621. const unsigned int unq_mrs_en)
  622. {
  623. unsigned int frc_sr = 0; /* Force self refresh */
  624. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  625. unsigned int dll_rst_dis; /* DLL reset disable */
  626. unsigned int dqs_cfg; /* DQS configuration */
  627. unsigned int odt_cfg = 0; /* ODT configuration */
  628. unsigned int num_pr; /* Number of posted refreshes */
  629. unsigned int slow = 0; /* DDR will be run less than 1250 */
  630. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  631. unsigned int ap_en; /* Address Parity Enable */
  632. unsigned int d_init; /* DRAM data initialization */
  633. unsigned int rcw_en = 0; /* Register Control Word Enable */
  634. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  635. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  636. int i;
  637. dll_rst_dis = 1; /* Make this configurable */
  638. dqs_cfg = popts->DQS_config;
  639. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  640. if (popts->cs_local_opts[i].odt_rd_cfg
  641. || popts->cs_local_opts[i].odt_wr_cfg) {
  642. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  643. break;
  644. }
  645. }
  646. num_pr = 1; /* Make this configurable */
  647. /*
  648. * 8572 manual says
  649. * {TIMING_CFG_1[PRETOACT]
  650. * + [DDR_SDRAM_CFG_2[NUM_PR]
  651. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  652. * << DDR_SDRAM_INTERVAL[REFINT]
  653. */
  654. #if defined(CONFIG_FSL_DDR3)
  655. obc_cfg = popts->OTF_burst_chop_en;
  656. #else
  657. obc_cfg = 0;
  658. #endif
  659. #if (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7)
  660. slow = get_ddr_freq(0) < 1249000000;
  661. #endif
  662. if (popts->registered_dimm_en) {
  663. rcw_en = 1;
  664. ap_en = popts->ap_en;
  665. } else {
  666. ap_en = 0;
  667. }
  668. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  669. /* Use the DDR controller to auto initialize memory. */
  670. d_init = popts->ECC_init_using_memctl;
  671. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  672. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  673. #else
  674. /* Memory will be initialized via DMA, or not at all. */
  675. d_init = 0;
  676. #endif
  677. #if defined(CONFIG_FSL_DDR3)
  678. md_en = popts->mirrored_dimm;
  679. #endif
  680. qd_en = popts->quad_rank_present ? 1 : 0;
  681. ddr->ddr_sdram_cfg_2 = (0
  682. | ((frc_sr & 0x1) << 31)
  683. | ((sr_ie & 0x1) << 30)
  684. | ((dll_rst_dis & 0x1) << 29)
  685. | ((dqs_cfg & 0x3) << 26)
  686. | ((odt_cfg & 0x3) << 21)
  687. | ((num_pr & 0xf) << 12)
  688. | ((slow & 1) << 11)
  689. | (qd_en << 9)
  690. | (unq_mrs_en << 8)
  691. | ((obc_cfg & 0x1) << 6)
  692. | ((ap_en & 0x1) << 5)
  693. | ((d_init & 0x1) << 4)
  694. | ((rcw_en & 0x1) << 2)
  695. | ((md_en & 0x1) << 0)
  696. );
  697. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  698. }
  699. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  700. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  701. const memctl_options_t *popts,
  702. const unsigned int unq_mrs_en)
  703. {
  704. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  705. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  706. #if defined(CONFIG_FSL_DDR3)
  707. int i;
  708. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  709. unsigned int srt = 0; /* self-refresh temerature, normal range */
  710. unsigned int asr = 0; /* auto self-refresh disable */
  711. unsigned int cwl = compute_cas_write_latency() - 5;
  712. unsigned int pasr = 0; /* partial array self refresh disable */
  713. if (popts->rtt_override)
  714. rtt_wr = popts->rtt_wr_override_value;
  715. else
  716. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  717. esdmode2 = (0
  718. | ((rtt_wr & 0x3) << 9)
  719. | ((srt & 0x1) << 7)
  720. | ((asr & 0x1) << 6)
  721. | ((cwl & 0x7) << 3)
  722. | ((pasr & 0x7) << 0));
  723. #endif
  724. ddr->ddr_sdram_mode_2 = (0
  725. | ((esdmode2 & 0xFFFF) << 16)
  726. | ((esdmode3 & 0xFFFF) << 0)
  727. );
  728. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  729. #ifdef CONFIG_FSL_DDR3
  730. if (unq_mrs_en) { /* unique mode registers are supported */
  731. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  732. if (popts->rtt_override)
  733. rtt_wr = popts->rtt_wr_override_value;
  734. else
  735. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  736. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  737. esdmode2 |= (rtt_wr & 0x3) << 9;
  738. switch (i) {
  739. case 1:
  740. ddr->ddr_sdram_mode_4 = (0
  741. | ((esdmode2 & 0xFFFF) << 16)
  742. | ((esdmode3 & 0xFFFF) << 0)
  743. );
  744. break;
  745. case 2:
  746. ddr->ddr_sdram_mode_6 = (0
  747. | ((esdmode2 & 0xFFFF) << 16)
  748. | ((esdmode3 & 0xFFFF) << 0)
  749. );
  750. break;
  751. case 3:
  752. ddr->ddr_sdram_mode_8 = (0
  753. | ((esdmode2 & 0xFFFF) << 16)
  754. | ((esdmode3 & 0xFFFF) << 0)
  755. );
  756. break;
  757. }
  758. }
  759. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  760. ddr->ddr_sdram_mode_4);
  761. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  762. ddr->ddr_sdram_mode_6);
  763. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  764. ddr->ddr_sdram_mode_8);
  765. }
  766. #endif
  767. }
  768. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  769. static void set_ddr_sdram_interval(fsl_ddr_cfg_regs_t *ddr,
  770. const memctl_options_t *popts,
  771. const common_timing_params_t *common_dimm)
  772. {
  773. unsigned int refint; /* Refresh interval */
  774. unsigned int bstopre; /* Precharge interval */
  775. refint = picos_to_mclk(common_dimm->refresh_rate_ps);
  776. bstopre = popts->bstopre;
  777. /* refint field used 0x3FFF in earlier controllers */
  778. ddr->ddr_sdram_interval = (0
  779. | ((refint & 0xFFFF) << 16)
  780. | ((bstopre & 0x3FFF) << 0)
  781. );
  782. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  783. }
  784. #if defined(CONFIG_FSL_DDR3)
  785. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  786. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  787. const memctl_options_t *popts,
  788. const common_timing_params_t *common_dimm,
  789. unsigned int cas_latency,
  790. unsigned int additive_latency,
  791. const unsigned int unq_mrs_en)
  792. {
  793. unsigned short esdmode; /* Extended SDRAM mode */
  794. unsigned short sdmode; /* SDRAM mode */
  795. /* Mode Register - MR1 */
  796. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  797. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  798. unsigned int rtt;
  799. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  800. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  801. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  802. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  803. 1=Disable (Test/Debug) */
  804. /* Mode Register - MR0 */
  805. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  806. unsigned int wr = 0; /* Write Recovery */
  807. unsigned int dll_rst; /* DLL Reset */
  808. unsigned int mode; /* Normal=0 or Test=1 */
  809. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  810. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  811. unsigned int bt;
  812. unsigned int bl; /* BL: Burst Length */
  813. unsigned int wr_mclk;
  814. /*
  815. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  816. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  817. * for this table
  818. */
  819. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  820. const unsigned int mclk_ps = get_memory_clk_period_ps();
  821. int i;
  822. if (popts->rtt_override)
  823. rtt = popts->rtt_override_value;
  824. else
  825. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  826. if (additive_latency == (cas_latency - 1))
  827. al = 1;
  828. if (additive_latency == (cas_latency - 2))
  829. al = 2;
  830. if (popts->quad_rank_present)
  831. dic = 1; /* output driver impedance 240/7 ohm */
  832. /*
  833. * The esdmode value will also be used for writing
  834. * MR1 during write leveling for DDR3, although the
  835. * bits specifically related to the write leveling
  836. * scheme will be handled automatically by the DDR
  837. * controller. so we set the wrlvl_en = 0 here.
  838. */
  839. esdmode = (0
  840. | ((qoff & 0x1) << 12)
  841. | ((tdqs_en & 0x1) << 11)
  842. | ((rtt & 0x4) << 7) /* rtt field is split */
  843. | ((wrlvl_en & 0x1) << 7)
  844. | ((rtt & 0x2) << 5) /* rtt field is split */
  845. | ((dic & 0x2) << 4) /* DIC field is split */
  846. | ((al & 0x3) << 3)
  847. | ((rtt & 0x1) << 2) /* rtt field is split */
  848. | ((dic & 0x1) << 1) /* DIC field is split */
  849. | ((dll_en & 0x1) << 0)
  850. );
  851. /*
  852. * DLL control for precharge PD
  853. * 0=slow exit DLL off (tXPDLL)
  854. * 1=fast exit DLL on (tXP)
  855. */
  856. dll_on = 1;
  857. wr_mclk = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps;
  858. if (wr_mclk <= 16) {
  859. wr = wr_table[wr_mclk - 5];
  860. } else {
  861. printf("Error: unsupported write recovery for mode register "
  862. "wr_mclk = %d\n", wr_mclk);
  863. }
  864. dll_rst = 0; /* dll no reset */
  865. mode = 0; /* normal mode */
  866. /* look up table to get the cas latency bits */
  867. if (cas_latency >= 5 && cas_latency <= 16) {
  868. unsigned char cas_latency_table[] = {
  869. 0x2, /* 5 clocks */
  870. 0x4, /* 6 clocks */
  871. 0x6, /* 7 clocks */
  872. 0x8, /* 8 clocks */
  873. 0xa, /* 9 clocks */
  874. 0xc, /* 10 clocks */
  875. 0xe, /* 11 clocks */
  876. 0x1, /* 12 clocks */
  877. 0x3, /* 13 clocks */
  878. 0x5, /* 14 clocks */
  879. 0x7, /* 15 clocks */
  880. 0x9, /* 16 clocks */
  881. };
  882. caslat = cas_latency_table[cas_latency - 5];
  883. } else {
  884. printf("Error: unsupported cas latency for mode register\n");
  885. }
  886. bt = 0; /* Nibble sequential */
  887. switch (popts->burst_length) {
  888. case DDR_BL8:
  889. bl = 0;
  890. break;
  891. case DDR_OTF:
  892. bl = 1;
  893. break;
  894. case DDR_BC4:
  895. bl = 2;
  896. break;
  897. default:
  898. printf("Error: invalid burst length of %u specified. "
  899. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  900. popts->burst_length);
  901. bl = 1;
  902. break;
  903. }
  904. sdmode = (0
  905. | ((dll_on & 0x1) << 12)
  906. | ((wr & 0x7) << 9)
  907. | ((dll_rst & 0x1) << 8)
  908. | ((mode & 0x1) << 7)
  909. | (((caslat >> 1) & 0x7) << 4)
  910. | ((bt & 0x1) << 3)
  911. | ((caslat & 1) << 2)
  912. | ((bl & 0x3) << 0)
  913. );
  914. ddr->ddr_sdram_mode = (0
  915. | ((esdmode & 0xFFFF) << 16)
  916. | ((sdmode & 0xFFFF) << 0)
  917. );
  918. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  919. if (unq_mrs_en) { /* unique mode registers are supported */
  920. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  921. if (popts->rtt_override)
  922. rtt = popts->rtt_override_value;
  923. else
  924. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  925. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  926. esdmode |= (0
  927. | ((rtt & 0x4) << 7) /* rtt field is split */
  928. | ((rtt & 0x2) << 5) /* rtt field is split */
  929. | ((rtt & 0x1) << 2) /* rtt field is split */
  930. );
  931. switch (i) {
  932. case 1:
  933. ddr->ddr_sdram_mode_3 = (0
  934. | ((esdmode & 0xFFFF) << 16)
  935. | ((sdmode & 0xFFFF) << 0)
  936. );
  937. break;
  938. case 2:
  939. ddr->ddr_sdram_mode_5 = (0
  940. | ((esdmode & 0xFFFF) << 16)
  941. | ((sdmode & 0xFFFF) << 0)
  942. );
  943. break;
  944. case 3:
  945. ddr->ddr_sdram_mode_7 = (0
  946. | ((esdmode & 0xFFFF) << 16)
  947. | ((sdmode & 0xFFFF) << 0)
  948. );
  949. break;
  950. }
  951. }
  952. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  953. ddr->ddr_sdram_mode_3);
  954. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  955. ddr->ddr_sdram_mode_5);
  956. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  957. ddr->ddr_sdram_mode_5);
  958. }
  959. }
  960. #else /* !CONFIG_FSL_DDR3 */
  961. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  962. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  963. const memctl_options_t *popts,
  964. const common_timing_params_t *common_dimm,
  965. unsigned int cas_latency,
  966. unsigned int additive_latency,
  967. const unsigned int unq_mrs_en)
  968. {
  969. unsigned short esdmode; /* Extended SDRAM mode */
  970. unsigned short sdmode; /* SDRAM mode */
  971. /*
  972. * FIXME: This ought to be pre-calculated in a
  973. * technology-specific routine,
  974. * e.g. compute_DDR2_mode_register(), and then the
  975. * sdmode and esdmode passed in as part of common_dimm.
  976. */
  977. /* Extended Mode Register */
  978. unsigned int mrs = 0; /* Mode Register Set */
  979. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  980. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  981. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  982. unsigned int ocd = 0; /* 0x0=OCD not supported,
  983. 0x7=OCD default state */
  984. unsigned int rtt;
  985. unsigned int al; /* Posted CAS# additive latency (AL) */
  986. unsigned int ods = 0; /* Output Drive Strength:
  987. 0 = Full strength (18ohm)
  988. 1 = Reduced strength (4ohm) */
  989. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  990. 1=Disable (Test/Debug) */
  991. /* Mode Register (MR) */
  992. unsigned int mr; /* Mode Register Definition */
  993. unsigned int pd; /* Power-Down Mode */
  994. unsigned int wr; /* Write Recovery */
  995. unsigned int dll_res; /* DLL Reset */
  996. unsigned int mode; /* Normal=0 or Test=1 */
  997. unsigned int caslat = 0;/* CAS# latency */
  998. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  999. unsigned int bt;
  1000. unsigned int bl; /* BL: Burst Length */
  1001. #if defined(CONFIG_FSL_DDR2)
  1002. const unsigned int mclk_ps = get_memory_clk_period_ps();
  1003. #endif
  1004. dqs_en = !popts->DQS_config;
  1005. rtt = fsl_ddr_get_rtt();
  1006. al = additive_latency;
  1007. esdmode = (0
  1008. | ((mrs & 0x3) << 14)
  1009. | ((outputs & 0x1) << 12)
  1010. | ((rdqs_en & 0x1) << 11)
  1011. | ((dqs_en & 0x1) << 10)
  1012. | ((ocd & 0x7) << 7)
  1013. | ((rtt & 0x2) << 5) /* rtt field is split */
  1014. | ((al & 0x7) << 3)
  1015. | ((rtt & 0x1) << 2) /* rtt field is split */
  1016. | ((ods & 0x1) << 1)
  1017. | ((dll_en & 0x1) << 0)
  1018. );
  1019. mr = 0; /* FIXME: CHECKME */
  1020. /*
  1021. * 0 = Fast Exit (Normal)
  1022. * 1 = Slow Exit (Low Power)
  1023. */
  1024. pd = 0;
  1025. #if defined(CONFIG_FSL_DDR1)
  1026. wr = 0; /* Historical */
  1027. #elif defined(CONFIG_FSL_DDR2)
  1028. wr = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps - 1;
  1029. #endif
  1030. dll_res = 0;
  1031. mode = 0;
  1032. #if defined(CONFIG_FSL_DDR1)
  1033. if (1 <= cas_latency && cas_latency <= 4) {
  1034. unsigned char mode_caslat_table[4] = {
  1035. 0x5, /* 1.5 clocks */
  1036. 0x2, /* 2.0 clocks */
  1037. 0x6, /* 2.5 clocks */
  1038. 0x3 /* 3.0 clocks */
  1039. };
  1040. caslat = mode_caslat_table[cas_latency - 1];
  1041. } else {
  1042. printf("Warning: unknown cas_latency %d\n", cas_latency);
  1043. }
  1044. #elif defined(CONFIG_FSL_DDR2)
  1045. caslat = cas_latency;
  1046. #endif
  1047. bt = 0;
  1048. switch (popts->burst_length) {
  1049. case DDR_BL4:
  1050. bl = 2;
  1051. break;
  1052. case DDR_BL8:
  1053. bl = 3;
  1054. break;
  1055. default:
  1056. printf("Error: invalid burst length of %u specified. "
  1057. " Defaulting to 4 beats.\n",
  1058. popts->burst_length);
  1059. bl = 2;
  1060. break;
  1061. }
  1062. sdmode = (0
  1063. | ((mr & 0x3) << 14)
  1064. | ((pd & 0x1) << 12)
  1065. | ((wr & 0x7) << 9)
  1066. | ((dll_res & 0x1) << 8)
  1067. | ((mode & 0x1) << 7)
  1068. | ((caslat & 0x7) << 4)
  1069. | ((bt & 0x1) << 3)
  1070. | ((bl & 0x7) << 0)
  1071. );
  1072. ddr->ddr_sdram_mode = (0
  1073. | ((esdmode & 0xFFFF) << 16)
  1074. | ((sdmode & 0xFFFF) << 0)
  1075. );
  1076. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1077. }
  1078. #endif
  1079. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1080. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1081. {
  1082. unsigned int init_value; /* Initialization value */
  1083. init_value = 0xDEADBEEF;
  1084. ddr->ddr_data_init = init_value;
  1085. }
  1086. /*
  1087. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1088. * The old controller on the 8540/60 doesn't have this register.
  1089. * Hope it's OK to set it (to 0) anyway.
  1090. */
  1091. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1092. const memctl_options_t *popts)
  1093. {
  1094. unsigned int clk_adjust; /* Clock adjust */
  1095. clk_adjust = popts->clk_adjust;
  1096. ddr->ddr_sdram_clk_cntl = (clk_adjust & 0xF) << 23;
  1097. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1098. }
  1099. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1100. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1101. {
  1102. unsigned int init_addr = 0; /* Initialization address */
  1103. ddr->ddr_init_addr = init_addr;
  1104. }
  1105. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1106. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1107. {
  1108. unsigned int uia = 0; /* Use initialization address */
  1109. unsigned int init_ext_addr = 0; /* Initialization address */
  1110. ddr->ddr_init_ext_addr = (0
  1111. | ((uia & 0x1) << 31)
  1112. | (init_ext_addr & 0xF)
  1113. );
  1114. }
  1115. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1116. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1117. const memctl_options_t *popts)
  1118. {
  1119. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1120. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1121. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1122. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1123. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1124. #if defined(CONFIG_FSL_DDR3)
  1125. if (popts->burst_length == DDR_BL8) {
  1126. /* We set BL/2 for fixed BL8 */
  1127. rrt = 0; /* BL/2 clocks */
  1128. wwt = 0; /* BL/2 clocks */
  1129. } else {
  1130. /* We need to set BL/2 + 2 to BC4 and OTF */
  1131. rrt = 2; /* BL/2 + 2 clocks */
  1132. wwt = 2; /* BL/2 + 2 clocks */
  1133. }
  1134. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1135. #endif
  1136. ddr->timing_cfg_4 = (0
  1137. | ((rwt & 0xf) << 28)
  1138. | ((wrt & 0xf) << 24)
  1139. | ((rrt & 0xf) << 20)
  1140. | ((wwt & 0xf) << 16)
  1141. | (dll_lock & 0x3)
  1142. );
  1143. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1144. }
  1145. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1146. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1147. {
  1148. unsigned int rodt_on = 0; /* Read to ODT on */
  1149. unsigned int rodt_off = 0; /* Read to ODT off */
  1150. unsigned int wodt_on = 0; /* Write to ODT on */
  1151. unsigned int wodt_off = 0; /* Write to ODT off */
  1152. #if defined(CONFIG_FSL_DDR3)
  1153. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1154. rodt_on = cas_latency - ((ddr->timing_cfg_2 & 0x00780000) >> 19) + 1;
  1155. rodt_off = 4; /* 4 clocks */
  1156. wodt_on = 1; /* 1 clocks */
  1157. wodt_off = 4; /* 4 clocks */
  1158. #endif
  1159. ddr->timing_cfg_5 = (0
  1160. | ((rodt_on & 0x1f) << 24)
  1161. | ((rodt_off & 0x7) << 20)
  1162. | ((wodt_on & 0x1f) << 12)
  1163. | ((wodt_off & 0x7) << 8)
  1164. );
  1165. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1166. }
  1167. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1168. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1169. {
  1170. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1171. /* Normal Operation Full Calibration Time (tZQoper) */
  1172. unsigned int zqoper = 0;
  1173. /* Normal Operation Short Calibration Time (tZQCS) */
  1174. unsigned int zqcs = 0;
  1175. if (zq_en) {
  1176. zqinit = 9; /* 512 clocks */
  1177. zqoper = 8; /* 256 clocks */
  1178. zqcs = 6; /* 64 clocks */
  1179. }
  1180. ddr->ddr_zq_cntl = (0
  1181. | ((zq_en & 0x1) << 31)
  1182. | ((zqinit & 0xF) << 24)
  1183. | ((zqoper & 0xF) << 16)
  1184. | ((zqcs & 0xF) << 8)
  1185. );
  1186. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1187. }
  1188. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1189. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1190. const memctl_options_t *popts)
  1191. {
  1192. /*
  1193. * First DQS pulse rising edge after margining mode
  1194. * is programmed (tWL_MRD)
  1195. */
  1196. unsigned int wrlvl_mrd = 0;
  1197. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1198. unsigned int wrlvl_odten = 0;
  1199. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1200. unsigned int wrlvl_dqsen = 0;
  1201. /* WRLVL_SMPL: Write leveling sample time */
  1202. unsigned int wrlvl_smpl = 0;
  1203. /* WRLVL_WLR: Write leveling repeition time */
  1204. unsigned int wrlvl_wlr = 0;
  1205. /* WRLVL_START: Write leveling start time */
  1206. unsigned int wrlvl_start = 0;
  1207. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1208. if (wrlvl_en) {
  1209. /* tWL_MRD min = 40 nCK, we set it 64 */
  1210. wrlvl_mrd = 0x6;
  1211. /* tWL_ODTEN 128 */
  1212. wrlvl_odten = 0x7;
  1213. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1214. wrlvl_dqsen = 0x5;
  1215. /*
  1216. * Write leveling sample time at least need 6 clocks
  1217. * higher than tWLO to allow enough time for progagation
  1218. * delay and sampling the prime data bits.
  1219. */
  1220. wrlvl_smpl = 0xf;
  1221. /*
  1222. * Write leveling repetition time
  1223. * at least tWLO + 6 clocks clocks
  1224. * we set it 64
  1225. */
  1226. wrlvl_wlr = 0x6;
  1227. /*
  1228. * Write leveling start time
  1229. * The value use for the DQS_ADJUST for the first sample
  1230. * when write leveling is enabled. It probably needs to be
  1231. * overriden per platform.
  1232. */
  1233. wrlvl_start = 0x8;
  1234. /*
  1235. * Override the write leveling sample and start time
  1236. * according to specific board
  1237. */
  1238. if (popts->wrlvl_override) {
  1239. wrlvl_smpl = popts->wrlvl_sample;
  1240. wrlvl_start = popts->wrlvl_start;
  1241. }
  1242. }
  1243. ddr->ddr_wrlvl_cntl = (0
  1244. | ((wrlvl_en & 0x1) << 31)
  1245. | ((wrlvl_mrd & 0x7) << 24)
  1246. | ((wrlvl_odten & 0x7) << 20)
  1247. | ((wrlvl_dqsen & 0x7) << 16)
  1248. | ((wrlvl_smpl & 0xf) << 12)
  1249. | ((wrlvl_wlr & 0x7) << 8)
  1250. | ((wrlvl_start & 0x1F) << 0)
  1251. );
  1252. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  1253. ddr->ddr_wrlvl_cntl_2 = popts->wrlvl_ctl_2;
  1254. debug("FSLDDR: wrlvl_cntl_2 = 0x%08x\n", ddr->ddr_wrlvl_cntl_2);
  1255. ddr->ddr_wrlvl_cntl_3 = popts->wrlvl_ctl_3;
  1256. debug("FSLDDR: wrlvl_cntl_3 = 0x%08x\n", ddr->ddr_wrlvl_cntl_3);
  1257. }
  1258. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  1259. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  1260. {
  1261. /* Self Refresh Idle Threshold */
  1262. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  1263. }
  1264. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1265. {
  1266. if (popts->addr_hash) {
  1267. ddr->ddr_eor = 0x40000000; /* address hash enable */
  1268. puts("Address hashing enabled.\n");
  1269. }
  1270. }
  1271. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1272. {
  1273. ddr->ddr_cdr1 = popts->ddr_cdr1;
  1274. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  1275. }
  1276. static void set_ddr_cdr2(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1277. {
  1278. ddr->ddr_cdr2 = popts->ddr_cdr2;
  1279. debug("FSLDDR: ddr_cdr2 = 0x%08x\n", ddr->ddr_cdr2);
  1280. }
  1281. unsigned int
  1282. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  1283. {
  1284. unsigned int res = 0;
  1285. /*
  1286. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  1287. * not set at the same time.
  1288. */
  1289. if (ddr->ddr_sdram_cfg & 0x10000000
  1290. && ddr->ddr_sdram_cfg & 0x00008000) {
  1291. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  1292. " should not be set at the same time.\n");
  1293. res++;
  1294. }
  1295. return res;
  1296. }
  1297. unsigned int
  1298. compute_fsl_memctl_config_regs(const memctl_options_t *popts,
  1299. fsl_ddr_cfg_regs_t *ddr,
  1300. const common_timing_params_t *common_dimm,
  1301. const dimm_params_t *dimm_params,
  1302. unsigned int dbw_cap_adj,
  1303. unsigned int size_only)
  1304. {
  1305. unsigned int i;
  1306. unsigned int cas_latency;
  1307. unsigned int additive_latency;
  1308. unsigned int sr_it;
  1309. unsigned int zq_en;
  1310. unsigned int wrlvl_en;
  1311. unsigned int ip_rev = 0;
  1312. unsigned int unq_mrs_en = 0;
  1313. int cs_en = 1;
  1314. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  1315. if (common_dimm == NULL) {
  1316. printf("Error: subset DIMM params struct null pointer\n");
  1317. return 1;
  1318. }
  1319. /*
  1320. * Process overrides first.
  1321. *
  1322. * FIXME: somehow add dereated caslat to this
  1323. */
  1324. cas_latency = (popts->cas_latency_override)
  1325. ? popts->cas_latency_override_value
  1326. : common_dimm->lowest_common_SPD_caslat;
  1327. additive_latency = (popts->additive_latency_override)
  1328. ? popts->additive_latency_override_value
  1329. : common_dimm->additive_latency;
  1330. sr_it = (popts->auto_self_refresh_en)
  1331. ? popts->sr_it
  1332. : 0;
  1333. /* ZQ calibration */
  1334. zq_en = (popts->zq_en) ? 1 : 0;
  1335. /* write leveling */
  1336. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  1337. /* Chip Select Memory Bounds (CSn_BNDS) */
  1338. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1339. unsigned long long ea, sa;
  1340. unsigned int cs_per_dimm
  1341. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  1342. unsigned int dimm_number
  1343. = i / cs_per_dimm;
  1344. unsigned long long rank_density
  1345. = dimm_params[dimm_number].rank_density >> dbw_cap_adj;
  1346. if (dimm_params[dimm_number].n_ranks == 0) {
  1347. debug("Skipping setup of CS%u "
  1348. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  1349. continue;
  1350. }
  1351. if (popts->memctl_interleaving) {
  1352. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1353. case FSL_DDR_CS0_CS1_CS2_CS3:
  1354. break;
  1355. case FSL_DDR_CS0_CS1:
  1356. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1357. if (i > 1)
  1358. cs_en = 0;
  1359. break;
  1360. case FSL_DDR_CS2_CS3:
  1361. default:
  1362. if (i > 0)
  1363. cs_en = 0;
  1364. break;
  1365. }
  1366. sa = common_dimm->base_address;
  1367. ea = sa + common_dimm->total_mem - 1;
  1368. } else if (!popts->memctl_interleaving) {
  1369. /*
  1370. * If memory interleaving between controllers is NOT
  1371. * enabled, the starting address for each memory
  1372. * controller is distinct. However, because rank
  1373. * interleaving is enabled, the starting and ending
  1374. * addresses of the total memory on that memory
  1375. * controller needs to be programmed into its
  1376. * respective CS0_BNDS.
  1377. */
  1378. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1379. case FSL_DDR_CS0_CS1_CS2_CS3:
  1380. sa = common_dimm->base_address;
  1381. ea = sa + common_dimm->total_mem - 1;
  1382. break;
  1383. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1384. if ((i >= 2) && (dimm_number == 0)) {
  1385. sa = dimm_params[dimm_number].base_address +
  1386. 2 * rank_density;
  1387. ea = sa + 2 * rank_density - 1;
  1388. } else {
  1389. sa = dimm_params[dimm_number].base_address;
  1390. ea = sa + 2 * rank_density - 1;
  1391. }
  1392. break;
  1393. case FSL_DDR_CS0_CS1:
  1394. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1395. sa = dimm_params[dimm_number].base_address;
  1396. ea = sa + rank_density - 1;
  1397. if (i != 1)
  1398. sa += (i % cs_per_dimm) * rank_density;
  1399. ea += (i % cs_per_dimm) * rank_density;
  1400. } else {
  1401. sa = 0;
  1402. ea = 0;
  1403. }
  1404. if (i == 0)
  1405. ea += rank_density;
  1406. break;
  1407. case FSL_DDR_CS2_CS3:
  1408. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1409. sa = dimm_params[dimm_number].base_address;
  1410. ea = sa + rank_density - 1;
  1411. if (i != 3)
  1412. sa += (i % cs_per_dimm) * rank_density;
  1413. ea += (i % cs_per_dimm) * rank_density;
  1414. } else {
  1415. sa = 0;
  1416. ea = 0;
  1417. }
  1418. if (i == 2)
  1419. ea += (rank_density >> dbw_cap_adj);
  1420. break;
  1421. default: /* No bank(chip-select) interleaving */
  1422. sa = dimm_params[dimm_number].base_address;
  1423. ea = sa + rank_density - 1;
  1424. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1425. sa += (i % cs_per_dimm) * rank_density;
  1426. ea += (i % cs_per_dimm) * rank_density;
  1427. } else {
  1428. sa = 0;
  1429. ea = 0;
  1430. }
  1431. break;
  1432. }
  1433. }
  1434. sa >>= 24;
  1435. ea >>= 24;
  1436. if (cs_en) {
  1437. ddr->cs[i].bnds = (0
  1438. | ((sa & 0xFFF) << 16)/* starting address MSB */
  1439. | ((ea & 0xFFF) << 0) /* ending address MSB */
  1440. );
  1441. } else {
  1442. debug("FSLDDR: setting bnds to 0 for inactive CS\n");
  1443. ddr->cs[i].bnds = 0;
  1444. }
  1445. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  1446. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  1447. set_csn_config_2(i, ddr);
  1448. }
  1449. /*
  1450. * In the case we only need to compute the ddr sdram size, we only need
  1451. * to set csn registers, so return from here.
  1452. */
  1453. if (size_only)
  1454. return 0;
  1455. set_ddr_eor(ddr, popts);
  1456. #if !defined(CONFIG_FSL_DDR1)
  1457. set_timing_cfg_0(ddr, popts, dimm_params);
  1458. #endif
  1459. set_timing_cfg_3(ddr, popts, common_dimm, cas_latency);
  1460. set_timing_cfg_1(ddr, popts, common_dimm, cas_latency);
  1461. set_timing_cfg_2(ddr, popts, common_dimm,
  1462. cas_latency, additive_latency);
  1463. set_ddr_cdr1(ddr, popts);
  1464. set_ddr_cdr2(ddr, popts);
  1465. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  1466. ip_rev = fsl_ddr_get_version();
  1467. if (ip_rev > 0x40400)
  1468. unq_mrs_en = 1;
  1469. set_ddr_sdram_cfg_2(ddr, popts, unq_mrs_en);
  1470. set_ddr_sdram_mode(ddr, popts, common_dimm,
  1471. cas_latency, additive_latency, unq_mrs_en);
  1472. set_ddr_sdram_mode_2(ddr, popts, unq_mrs_en);
  1473. set_ddr_sdram_interval(ddr, popts, common_dimm);
  1474. set_ddr_data_init(ddr);
  1475. set_ddr_sdram_clk_cntl(ddr, popts);
  1476. set_ddr_init_addr(ddr);
  1477. set_ddr_init_ext_addr(ddr);
  1478. set_timing_cfg_4(ddr, popts);
  1479. set_timing_cfg_5(ddr, cas_latency);
  1480. set_ddr_zq_cntl(ddr, zq_en);
  1481. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  1482. set_ddr_sr_cntr(ddr, sr_it);
  1483. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  1484. return check_fsl_memctl_config_regs(ddr);
  1485. }