ddr-gen2.c 2.8 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/processor.h>
  11. #include <asm/fsl_ddr_sdram.h>
  12. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  13. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  14. #endif
  15. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  16. unsigned int ctrl_num)
  17. {
  18. unsigned int i;
  19. ccsr_ddr_t *ddr = (void *)CONFIG_SYS_MPC8xxx_DDR_ADDR;
  20. #if defined(CONFIG_SYS_FSL_ERRATUM_NMG_DDR120) && defined(CONFIG_MPC85xx)
  21. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  22. uint svr;
  23. #endif
  24. if (ctrl_num) {
  25. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  26. return;
  27. }
  28. #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_DDR120
  29. /*
  30. * Set the DDR IO receiver to an acceptable bias point.
  31. * Fixed in Rev 2.1.
  32. */
  33. svr = get_svr();
  34. if ((SVR_MAJ(svr) == 1) || IS_SVR_REV(svr, 2, 0)) {
  35. if ((regs->ddr_sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) ==
  36. SDRAM_CFG_SDRAM_TYPE_DDR2)
  37. out_be32(&gur->ddrioovcr, 0x90000000);
  38. else
  39. out_be32(&gur->ddrioovcr, 0xA8000000);
  40. }
  41. #endif
  42. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  43. if (i == 0) {
  44. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  45. out_be32(&ddr->cs0_config, regs->cs[i].config);
  46. } else if (i == 1) {
  47. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  48. out_be32(&ddr->cs1_config, regs->cs[i].config);
  49. } else if (i == 2) {
  50. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  51. out_be32(&ddr->cs2_config, regs->cs[i].config);
  52. } else if (i == 3) {
  53. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  54. out_be32(&ddr->cs3_config, regs->cs[i].config);
  55. }
  56. }
  57. out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  58. out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  59. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  60. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  61. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  62. out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  63. out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  64. out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  65. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  66. out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
  67. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  68. out_be32(&ddr->init_addr, regs->ddr_init_addr);
  69. out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  70. /*
  71. * 200 painful micro-seconds must elapse between
  72. * the DDR clock setup and the DDR config enable.
  73. */
  74. udelay(200);
  75. asm volatile("sync;isync");
  76. out_be32(&ddr->sdram_cfg, regs->ddr_sdram_cfg);
  77. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  78. while (in_be32(&ddr->sdram_cfg_2) & 0x10) {
  79. udelay(10000); /* throttle polling rate */
  80. }
  81. }