cpu.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616
  1. /*
  2. * Copyright 2004,2007-2011 Freescale Semiconductor, Inc.
  3. * (C) Copyright 2002, 2003 Motorola Inc.
  4. * Xianghua Xiao (X.Xiao@motorola.com)
  5. *
  6. * (C) Copyright 2000
  7. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <config.h>
  28. #include <common.h>
  29. #include <watchdog.h>
  30. #include <command.h>
  31. #include <fsl_esdhc.h>
  32. #include <asm/cache.h>
  33. #include <asm/io.h>
  34. #include <asm/mmu.h>
  35. #include <asm/fsl_ifc.h>
  36. #include <asm/fsl_law.h>
  37. #include <asm/fsl_lbc.h>
  38. #include <post.h>
  39. #include <asm/processor.h>
  40. #include <asm/fsl_ddr_sdram.h>
  41. DECLARE_GLOBAL_DATA_PTR;
  42. /*
  43. * Default board reset function
  44. */
  45. static void
  46. __board_reset(void)
  47. {
  48. /* Do nothing */
  49. }
  50. void board_reset(void) __attribute__((weak, alias("__board_reset")));
  51. int checkcpu (void)
  52. {
  53. sys_info_t sysinfo;
  54. uint pvr, svr;
  55. uint ver;
  56. uint major, minor;
  57. struct cpu_type *cpu;
  58. char buf1[32], buf2[32];
  59. #if (defined(CONFIG_DDR_CLK_FREQ) || \
  60. defined(CONFIG_FSL_CORENET)) && !defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2)
  61. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  62. #endif /* CONFIG_FSL_CORENET */
  63. /*
  64. * Cornet platforms use ddr sync bit in RCW to indicate sync vs async
  65. * mode. Previous platform use ddr ratio to do the same. This
  66. * information is only for display here.
  67. */
  68. #ifdef CONFIG_FSL_CORENET
  69. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  70. u32 ddr_sync = 0; /* only async mode is supported */
  71. #else
  72. u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
  73. >> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
  74. #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  75. #else /* CONFIG_FSL_CORENET */
  76. #ifdef CONFIG_DDR_CLK_FREQ
  77. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  78. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  79. #else
  80. u32 ddr_ratio = 0;
  81. #endif /* CONFIG_DDR_CLK_FREQ */
  82. #endif /* CONFIG_FSL_CORENET */
  83. unsigned int i, core, nr_cores = cpu_numcores();
  84. u32 mask = cpu_mask();
  85. svr = get_svr();
  86. major = SVR_MAJ(svr);
  87. minor = SVR_MIN(svr);
  88. if (cpu_numcores() > 1) {
  89. #ifndef CONFIG_MP
  90. puts("Unicore software on multiprocessor system!!\n"
  91. "To enable mutlticore build define CONFIG_MP\n");
  92. #endif
  93. volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
  94. printf("CPU%d: ", pic->whoami);
  95. } else {
  96. puts("CPU: ");
  97. }
  98. cpu = gd->cpu;
  99. puts(cpu->name);
  100. if (IS_E_PROCESSOR(svr))
  101. puts("E");
  102. printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
  103. pvr = get_pvr();
  104. ver = PVR_VER(pvr);
  105. major = PVR_MAJ(pvr);
  106. minor = PVR_MIN(pvr);
  107. printf("Core: ");
  108. switch(ver) {
  109. case PVR_VER_E500_V1:
  110. case PVR_VER_E500_V2:
  111. puts("E500");
  112. break;
  113. case PVR_VER_E500MC:
  114. puts("E500MC");
  115. break;
  116. case PVR_VER_E5500:
  117. puts("E5500");
  118. break;
  119. case PVR_VER_E6500:
  120. puts("E6500");
  121. break;
  122. default:
  123. puts("Unknown");
  124. break;
  125. }
  126. printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
  127. if (nr_cores > CONFIG_MAX_CPUS) {
  128. panic("\nUnexpected number of cores: %d, max is %d\n",
  129. nr_cores, CONFIG_MAX_CPUS);
  130. }
  131. get_sys_info(&sysinfo);
  132. puts("Clock Configuration:");
  133. for_each_cpu(i, core, nr_cores, mask) {
  134. if (!(i & 3))
  135. printf ("\n ");
  136. printf("CPU%d:%-4s MHz, ", core,
  137. strmhz(buf1, sysinfo.freqProcessor[core]));
  138. }
  139. printf("\n CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
  140. #ifdef CONFIG_FSL_CORENET
  141. if (ddr_sync == 1) {
  142. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  143. "(Synchronous), ",
  144. strmhz(buf1, sysinfo.freqDDRBus/2),
  145. strmhz(buf2, sysinfo.freqDDRBus));
  146. } else {
  147. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  148. "(Asynchronous), ",
  149. strmhz(buf1, sysinfo.freqDDRBus/2),
  150. strmhz(buf2, sysinfo.freqDDRBus));
  151. }
  152. #else
  153. switch (ddr_ratio) {
  154. case 0x0:
  155. printf(" DDR:%-4s MHz (%s MT/s data rate), ",
  156. strmhz(buf1, sysinfo.freqDDRBus/2),
  157. strmhz(buf2, sysinfo.freqDDRBus));
  158. break;
  159. case 0x7:
  160. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  161. "(Synchronous), ",
  162. strmhz(buf1, sysinfo.freqDDRBus/2),
  163. strmhz(buf2, sysinfo.freqDDRBus));
  164. break;
  165. default:
  166. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  167. "(Asynchronous), ",
  168. strmhz(buf1, sysinfo.freqDDRBus/2),
  169. strmhz(buf2, sysinfo.freqDDRBus));
  170. break;
  171. }
  172. #endif
  173. #if defined(CONFIG_FSL_LBC)
  174. if (sysinfo.freqLocalBus > LCRR_CLKDIV) {
  175. printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
  176. } else {
  177. printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
  178. sysinfo.freqLocalBus);
  179. }
  180. #endif
  181. #if defined(CONFIG_FSL_IFC)
  182. printf("IFC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
  183. #endif
  184. #ifdef CONFIG_CPM2
  185. printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
  186. #endif
  187. #ifdef CONFIG_QE
  188. printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freqQE));
  189. #endif
  190. #ifdef CONFIG_SYS_DPAA_FMAN
  191. for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
  192. printf(" FMAN%d: %s MHz\n", i + 1,
  193. strmhz(buf1, sysinfo.freqFMan[i]));
  194. }
  195. #endif
  196. #ifdef CONFIG_SYS_DPAA_QBMAN
  197. printf(" QMAN: %s MHz\n", strmhz(buf1, sysinfo.freqQMAN));
  198. #endif
  199. #ifdef CONFIG_SYS_DPAA_PME
  200. printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freqPME));
  201. #endif
  202. puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
  203. return 0;
  204. }
  205. /* ------------------------------------------------------------------------- */
  206. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  207. {
  208. /* Everything after the first generation of PQ3 parts has RSTCR */
  209. #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
  210. defined(CONFIG_MPC8555) || defined(CONFIG_MPC8560)
  211. unsigned long val, msr;
  212. /*
  213. * Initiate hard reset in debug control register DBCR0
  214. * Make sure MSR[DE] = 1. This only resets the core.
  215. */
  216. msr = mfmsr ();
  217. msr |= MSR_DE;
  218. mtmsr (msr);
  219. val = mfspr(DBCR0);
  220. val |= 0x70000000;
  221. mtspr(DBCR0,val);
  222. #else
  223. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  224. /* Attempt board-specific reset */
  225. board_reset();
  226. /* Next try asserting HRESET_REQ */
  227. out_be32(&gur->rstcr, 0x2);
  228. udelay(100);
  229. #endif
  230. return 1;
  231. }
  232. /*
  233. * Get timebase clock frequency
  234. */
  235. #ifndef CONFIG_SYS_FSL_TBCLK_DIV
  236. #define CONFIG_SYS_FSL_TBCLK_DIV 8
  237. #endif
  238. unsigned long get_tbclk (void)
  239. {
  240. unsigned long tbclk_div = CONFIG_SYS_FSL_TBCLK_DIV;
  241. return (gd->bus_clk + (tbclk_div >> 1)) / tbclk_div;
  242. }
  243. #if defined(CONFIG_WATCHDOG)
  244. void
  245. watchdog_reset(void)
  246. {
  247. int re_enable = disable_interrupts();
  248. reset_85xx_watchdog();
  249. if (re_enable) enable_interrupts();
  250. }
  251. void
  252. reset_85xx_watchdog(void)
  253. {
  254. /*
  255. * Clear TSR(WIS) bit by writing 1
  256. */
  257. mtspr(SPRN_TSR, TSR_WIS);
  258. }
  259. #endif /* CONFIG_WATCHDOG */
  260. /*
  261. * Initializes on-chip MMC controllers.
  262. * to override, implement board_mmc_init()
  263. */
  264. int cpu_mmc_init(bd_t *bis)
  265. {
  266. #ifdef CONFIG_FSL_ESDHC
  267. return fsl_esdhc_mmc_init(bis);
  268. #else
  269. return 0;
  270. #endif
  271. }
  272. /*
  273. * Print out the state of various machine registers.
  274. * Currently prints out LAWs, BR0/OR0 for LBC, CSPR/CSOR/Timing
  275. * parameters for IFC and TLBs
  276. */
  277. void mpc85xx_reginfo(void)
  278. {
  279. print_tlbcam();
  280. print_laws();
  281. #if defined(CONFIG_FSL_LBC)
  282. print_lbc_regs();
  283. #endif
  284. #ifdef CONFIG_FSL_IFC
  285. print_ifc_regs();
  286. #endif
  287. }
  288. /* Common ddr init for non-corenet fsl 85xx platforms */
  289. #ifndef CONFIG_FSL_CORENET
  290. #if (defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL)) && \
  291. !defined(CONFIG_SYS_INIT_L2_ADDR)
  292. phys_size_t initdram(int board_type)
  293. {
  294. #if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD)
  295. return fsl_ddr_sdram_size();
  296. #else
  297. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  298. #endif
  299. }
  300. #else /* CONFIG_SYS_RAMBOOT */
  301. phys_size_t initdram(int board_type)
  302. {
  303. phys_size_t dram_size = 0;
  304. #if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN)
  305. {
  306. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  307. unsigned int x = 10;
  308. unsigned int i;
  309. /*
  310. * Work around to stabilize DDR DLL
  311. */
  312. out_be32(&gur->ddrdllcr, 0x81000000);
  313. asm("sync;isync;msync");
  314. udelay(200);
  315. while (in_be32(&gur->ddrdllcr) != 0x81000100) {
  316. setbits_be32(&gur->devdisr, 0x00010000);
  317. for (i = 0; i < x; i++)
  318. ;
  319. clrbits_be32(&gur->devdisr, 0x00010000);
  320. x++;
  321. }
  322. }
  323. #endif
  324. #if defined(CONFIG_SPD_EEPROM) || \
  325. defined(CONFIG_DDR_SPD) || \
  326. defined(CONFIG_SYS_DDR_RAW_TIMING)
  327. dram_size = fsl_ddr_sdram();
  328. #else
  329. dram_size = fixed_sdram();
  330. #endif
  331. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  332. dram_size *= 0x100000;
  333. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  334. /*
  335. * Initialize and enable DDR ECC.
  336. */
  337. ddr_enable_ecc(dram_size);
  338. #endif
  339. #if defined(CONFIG_FSL_LBC)
  340. /* Some boards also have sdram on the lbc */
  341. lbc_sdram_init();
  342. #endif
  343. debug("DDR: ");
  344. return dram_size;
  345. }
  346. #endif /* CONFIG_SYS_RAMBOOT */
  347. #endif
  348. #if CONFIG_POST & CONFIG_SYS_POST_MEMORY
  349. /* Board-specific functions defined in each board's ddr.c */
  350. void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
  351. unsigned int ctrl_num);
  352. void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
  353. phys_addr_t *rpn);
  354. unsigned int
  355. setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
  356. void clear_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
  357. static void dump_spd_ddr_reg(void)
  358. {
  359. int i, j, k, m;
  360. u8 *p_8;
  361. u32 *p_32;
  362. ccsr_ddr_t *ddr[CONFIG_NUM_DDR_CONTROLLERS];
  363. generic_spd_eeprom_t
  364. spd[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR];
  365. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  366. fsl_ddr_get_spd(spd[i], i);
  367. puts("SPD data of all dimms (zero vaule is omitted)...\n");
  368. puts("Byte (hex) ");
  369. k = 1;
  370. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  371. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
  372. printf("Dimm%d ", k++);
  373. }
  374. puts("\n");
  375. for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
  376. m = 0;
  377. printf("%3d (0x%02x) ", k, k);
  378. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  379. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
  380. p_8 = (u8 *) &spd[i][j];
  381. if (p_8[k]) {
  382. printf("0x%02x ", p_8[k]);
  383. m++;
  384. } else
  385. puts(" ");
  386. }
  387. }
  388. if (m)
  389. puts("\n");
  390. else
  391. puts("\r");
  392. }
  393. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  394. switch (i) {
  395. case 0:
  396. ddr[i] = (void *)CONFIG_SYS_MPC8xxx_DDR_ADDR;
  397. break;
  398. #if defined(CONFIG_SYS_MPC8xxx_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
  399. case 1:
  400. ddr[i] = (void *)CONFIG_SYS_MPC8xxx_DDR2_ADDR;
  401. break;
  402. #endif
  403. #if defined(CONFIG_SYS_MPC8xxx_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
  404. case 2:
  405. ddr[i] = (void *)CONFIG_SYS_MPC8xxx_DDR3_ADDR;
  406. break;
  407. #endif
  408. #if defined(CONFIG_SYS_MPC8xxx_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
  409. case 3:
  410. ddr[i] = (void *)CONFIG_SYS_MPC8xxx_DDR4_ADDR;
  411. break;
  412. #endif
  413. default:
  414. printf("%s unexpected controller number = %u\n",
  415. __func__, i);
  416. return;
  417. }
  418. }
  419. printf("DDR registers dump for all controllers "
  420. "(zero vaule is omitted)...\n");
  421. puts("Offset (hex) ");
  422. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  423. printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
  424. puts("\n");
  425. for (k = 0; k < sizeof(ccsr_ddr_t)/4; k++) {
  426. m = 0;
  427. printf("%6d (0x%04x)", k * 4, k * 4);
  428. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  429. p_32 = (u32 *) ddr[i];
  430. if (p_32[k]) {
  431. printf(" 0x%08x", p_32[k]);
  432. m++;
  433. } else
  434. puts(" ");
  435. }
  436. if (m)
  437. puts("\n");
  438. else
  439. puts("\r");
  440. }
  441. puts("\n");
  442. }
  443. /* invalid the TLBs for DDR and setup new ones to cover p_addr */
  444. static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
  445. {
  446. u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  447. unsigned long epn;
  448. u32 tsize, valid, ptr;
  449. int ddr_esel;
  450. clear_ddr_tlbs_phys(p_addr, size>>20);
  451. /* Setup new tlb to cover the physical address */
  452. setup_ddr_tlbs_phys(p_addr, size>>20);
  453. ptr = vstart;
  454. ddr_esel = find_tlb_idx((void *)ptr, 1);
  455. if (ddr_esel != -1) {
  456. read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
  457. } else {
  458. printf("TLB error in function %s\n", __func__);
  459. return -1;
  460. }
  461. return 0;
  462. }
  463. /*
  464. * slide the testing window up to test another area
  465. * for 32_bit system, the maximum testable memory is limited to
  466. * CONFIG_MAX_MEM_MAPPED
  467. */
  468. int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  469. {
  470. phys_addr_t test_cap, p_addr;
  471. phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
  472. #if !defined(CONFIG_PHYS_64BIT) || \
  473. !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
  474. (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
  475. test_cap = p_size;
  476. #else
  477. test_cap = gd->ram_size;
  478. #endif
  479. p_addr = (*vstart) + (*size) + (*phys_offset);
  480. if (p_addr < test_cap - 1) {
  481. p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED);
  482. if (reset_tlb(p_addr, p_size, phys_offset) == -1)
  483. return -1;
  484. *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  485. *size = (u32) p_size;
  486. printf("Testing 0x%08llx - 0x%08llx\n",
  487. (u64)(*vstart) + (*phys_offset),
  488. (u64)(*vstart) + (*phys_offset) + (*size) - 1);
  489. } else
  490. return 1;
  491. return 0;
  492. }
  493. /* initialization for testing area */
  494. int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  495. {
  496. phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
  497. *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  498. *size = (u32) p_size; /* CONFIG_MAX_MEM_MAPPED < 4G */
  499. *phys_offset = 0;
  500. #if !defined(CONFIG_PHYS_64BIT) || \
  501. !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
  502. (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
  503. if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
  504. puts("Cannot test more than ");
  505. print_size(CONFIG_MAX_MEM_MAPPED,
  506. " without proper 36BIT support.\n");
  507. }
  508. #endif
  509. printf("Testing 0x%08llx - 0x%08llx\n",
  510. (u64)(*vstart) + (*phys_offset),
  511. (u64)(*vstart) + (*phys_offset) + (*size) - 1);
  512. return 0;
  513. }
  514. /* invalid TLBs for DDR and remap as normal after testing */
  515. int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  516. {
  517. unsigned long epn;
  518. u32 tsize, valid, ptr;
  519. phys_addr_t rpn = 0;
  520. int ddr_esel;
  521. /* disable the TLBs for this testing */
  522. ptr = *vstart;
  523. while (ptr < (*vstart) + (*size)) {
  524. ddr_esel = find_tlb_idx((void *)ptr, 1);
  525. if (ddr_esel != -1) {
  526. read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
  527. disable_tlb(ddr_esel);
  528. }
  529. ptr += TSIZE_TO_BYTES(tsize);
  530. }
  531. puts("Remap DDR ");
  532. setup_ddr_tlbs(gd->ram_size>>20);
  533. puts("\n");
  534. return 0;
  535. }
  536. void arch_memory_failure_handle(void)
  537. {
  538. dump_spd_ddr_reg();
  539. }
  540. #endif