cmd_errata.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261
  1. /*
  2. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <linux/compiler.h>
  25. #include <asm/processor.h>
  26. #include "fsl_corenet_serdes.h"
  27. #ifdef CONFIG_SYS_FSL_ERRATUM_A004849
  28. /*
  29. * This work-around is implemented in PBI, so just check to see if the
  30. * work-around was actually applied. To do this, we check for specific data
  31. * at specific addresses in DCSR.
  32. *
  33. * Array offsets[] contains a list of offsets within DCSR. According to the
  34. * erratum document, the value at each offset should be 2.
  35. */
  36. static void check_erratum_a4849(uint32_t svr)
  37. {
  38. void __iomem *dcsr = (void *)CONFIG_SYS_DCSRBAR + 0xb0000;
  39. unsigned int i;
  40. #if defined(CONFIG_PPC_P2041) || defined(CONFIG_PPC_P3041)
  41. static const uint8_t offsets[] = {
  42. 0x50, 0x54, 0x58, 0x90, 0x94, 0x98
  43. };
  44. #endif
  45. #ifdef CONFIG_PPC_P4080
  46. static const uint8_t offsets[] = {
  47. 0x60, 0x64, 0x68, 0x6c, 0xa0, 0xa4, 0xa8, 0xac
  48. };
  49. #endif
  50. uint32_t x108; /* The value that should be at offset 0x108 */
  51. for (i = 0; i < ARRAY_SIZE(offsets); i++) {
  52. if (in_be32(dcsr + offsets[i]) != 2) {
  53. printf("Work-around for Erratum A004849 is not enabled\n");
  54. return;
  55. }
  56. }
  57. #if defined(CONFIG_PPC_P2041) || defined(CONFIG_PPC_P3041)
  58. x108 = 0x12;
  59. #endif
  60. #ifdef CONFIG_PPC_P4080
  61. /*
  62. * For P4080, the erratum document says that the value at offset 0x108
  63. * should be 0x12 on rev2, or 0x1c on rev3.
  64. */
  65. if (SVR_MAJ(svr) == 2)
  66. x108 = 0x12;
  67. if (SVR_MAJ(svr) == 3)
  68. x108 = 0x1c;
  69. #endif
  70. if (in_be32(dcsr + 0x108) != x108) {
  71. printf("Work-around for Erratum A004849 is not enabled\n");
  72. return;
  73. }
  74. /* Everything matches, so the erratum work-around was applied */
  75. printf("Work-around for Erratum A004849 enabled\n");
  76. }
  77. #endif
  78. #ifdef CONFIG_SYS_FSL_ERRATUM_A004580
  79. /*
  80. * This work-around is implemented in PBI, so just check to see if the
  81. * work-around was actually applied. To do this, we check for specific data
  82. * at specific addresses in the SerDes register block.
  83. *
  84. * The work-around says that for each SerDes lane, write BnTTLCRy0 =
  85. * 0x1B00_0001, Register 2 = 0x0088_0000, and Register 3 = 0x4000_0000.
  86. */
  87. static void check_erratum_a4580(uint32_t svr)
  88. {
  89. const serdes_corenet_t __iomem *srds_regs =
  90. (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR;
  91. unsigned int lane;
  92. for (lane = 0; lane < SRDS_MAX_LANES; lane++) {
  93. if (serdes_lane_enabled(lane)) {
  94. const struct serdes_lane __iomem *srds_lane =
  95. &srds_regs->lane[serdes_get_lane_idx(lane)];
  96. /*
  97. * Verify that the values we were supposed to write in
  98. * the PBI are actually there. Also, the lower 15
  99. * bits of res4[3] should be the same as the upper 15
  100. * bits of res4[1].
  101. */
  102. if ((in_be32(&srds_lane->ttlcr0) != 0x1b000001) ||
  103. (in_be32(&srds_lane->res4[1]) != 0x880000) ||
  104. (in_be32(&srds_lane->res4[3]) != 0x40000044)) {
  105. printf("Work-around for Erratum A004580 is "
  106. "not enabled\n");
  107. return;
  108. }
  109. }
  110. }
  111. /* Everything matches, so the erratum work-around was applied */
  112. printf("Work-around for Erratum A004580 enabled\n");
  113. }
  114. #endif
  115. static int do_errata(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  116. {
  117. #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011
  118. extern int enable_cpu_a011_workaround;
  119. #endif
  120. __maybe_unused u32 svr = get_svr();
  121. #if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_FSL_SATA_ERRATUM_A001)
  122. if (IS_SVR_REV(svr, 1, 0)) {
  123. switch (SVR_SOC_VER(svr)) {
  124. case SVR_P1013:
  125. case SVR_P1022:
  126. puts("Work-around for Erratum SATA A001 enabled\n");
  127. }
  128. }
  129. #endif
  130. #if defined(CONFIG_SYS_P4080_ERRATUM_SERDES8)
  131. puts("Work-around for Erratum SERDES8 enabled\n");
  132. #endif
  133. #if defined(CONFIG_SYS_P4080_ERRATUM_SERDES9)
  134. puts("Work-around for Erratum SERDES9 enabled\n");
  135. #endif
  136. #if defined(CONFIG_SYS_P4080_ERRATUM_SERDES_A005)
  137. puts("Work-around for Erratum SERDES-A005 enabled\n");
  138. #endif
  139. #if defined(CONFIG_SYS_P4080_ERRATUM_CPU22)
  140. if (SVR_MAJ(svr) < 3)
  141. puts("Work-around for Erratum CPU22 enabled\n");
  142. #endif
  143. #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011
  144. /*
  145. * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0
  146. * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1
  147. * The SVR has been checked by cpu_init_r().
  148. */
  149. if (enable_cpu_a011_workaround)
  150. puts("Work-around for Erratum CPU-A011 enabled\n");
  151. #endif
  152. #if defined(CONFIG_SYS_FSL_ERRATUM_CPU_A003999)
  153. puts("Work-around for Erratum CPU-A003999 enabled\n");
  154. #endif
  155. #if defined(CONFIG_SYS_FSL_ERRATUM_DDR_A003474)
  156. puts("Work-around for Erratum DDR-A003473 enabled\n");
  157. #endif
  158. #if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN)
  159. puts("Work-around for DDR MSYNC_IN Erratum enabled\n");
  160. #endif
  161. #if defined(CONFIG_SYS_FSL_ERRATUM_ESDHC111)
  162. puts("Work-around for Erratum ESDHC111 enabled\n");
  163. #endif
  164. #ifdef CONFIG_SYS_FSL_ERRATUM_A004468
  165. puts("Work-around for Erratum A004468 enabled\n");
  166. #endif
  167. #if defined(CONFIG_SYS_FSL_ERRATUM_ESDHC135)
  168. puts("Work-around for Erratum ESDHC135 enabled\n");
  169. #endif
  170. #if defined(CONFIG_SYS_FSL_ERRATUM_ESDHC13)
  171. if (SVR_MAJ(svr) < 3)
  172. puts("Work-around for Erratum ESDHC13 enabled\n");
  173. #endif
  174. #if defined(CONFIG_SYS_FSL_ERRATUM_ESDHC_A001)
  175. puts("Work-around for Erratum ESDHC-A001 enabled\n");
  176. #endif
  177. #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
  178. puts("Work-around for Erratum CPC-A002 enabled\n");
  179. #endif
  180. #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
  181. puts("Work-around for Erratum CPC-A003 enabled\n");
  182. #endif
  183. #ifdef CONFIG_SYS_FSL_ERRATUM_ELBC_A001
  184. puts("Work-around for Erratum ELBC-A001 enabled\n");
  185. #endif
  186. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003
  187. puts("Work-around for Erratum DDR-A003 enabled\n");
  188. #endif
  189. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_115
  190. puts("Work-around for Erratum DDR115 enabled\n");
  191. #endif
  192. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  193. puts("Work-around for Erratum DDR111 enabled\n");
  194. puts("Work-around for Erratum DDR134 enabled\n");
  195. #endif
  196. #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A002769
  197. puts("Work-around for Erratum IFC-A002769 enabled\n");
  198. #endif
  199. #ifdef CONFIG_SYS_FSL_ERRATUM_P1010_A003549
  200. puts("Work-around for Erratum P1010-A003549 enabled\n");
  201. #endif
  202. #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399
  203. puts("Work-around for Erratum IFC A-003399 enabled\n");
  204. #endif
  205. #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_DDR120
  206. if ((SVR_MAJ(svr) == 1) || IS_SVR_REV(svr, 2, 0))
  207. puts("Work-around for Erratum NMG DDR120 enabled\n");
  208. #endif
  209. #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
  210. puts("Work-around for Erratum NMG_LBC103 enabled\n");
  211. #endif
  212. #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_ETSEC129
  213. if ((SVR_MAJ(svr) == 1) || IS_SVR_REV(svr, 2, 0))
  214. puts("Work-around for Erratum NMG ETSEC129 enabled\n");
  215. #endif
  216. #ifdef CONFIG_SYS_FSL_ERRATUM_A004510
  217. puts("Work-around for Erratum A004510 enabled\n");
  218. #endif
  219. #ifdef CONFIG_SYS_FSL_ERRATUM_SRIO_A004034
  220. puts("Work-around for Erratum SRIO-A004034 enabled\n");
  221. #endif
  222. #ifdef CONFIG_SYS_FSL_ERRATUM_A_004934
  223. puts("Work-around for Erratum A004934 enabled\n");
  224. #endif
  225. #ifdef CONFIG_SYS_FSL_ERRATUM_A004849
  226. /* This work-around is implemented in PBI, so just check for it */
  227. check_erratum_a4849(svr);
  228. #endif
  229. #ifdef CONFIG_SYS_FSL_ERRATUM_A004580
  230. /* This work-around is implemented in PBI, so just check for it */
  231. check_erratum_a4580(svr);
  232. #endif
  233. #ifdef CONFIG_SYS_P4080_ERRATUM_PCIE_A003
  234. puts("Work-around for Erratum PCIe-A003 enabled\n");
  235. #endif
  236. return 0;
  237. }
  238. U_BOOT_CMD(
  239. errata, 1, 0, do_errata,
  240. "Report errata workarounds",
  241. ""
  242. );