mgsuvd.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. /*
  2. * (C) Copyright 2007
  3. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC866 1 /* This is a MPC866 CPU */
  33. #define CONFIG_MGSUVD 1 /* ...on a mgsuvd board */
  34. /* Do boardspecific init */
  35. #define CONFIG_BOARD_EARLY_INIT_R 1
  36. #define CONFIG_8xx_GCLK_FREQ 66000000
  37. #define CFG_SMC_UCODE_PATCH 1 /* Relocate SMC1 */
  38. #define CFG_SMC_DPMEM_OFFSET 0x1fc0
  39. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  40. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  41. #define CONFIG_BOOTCOUNT_LIMIT
  42. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  43. #define CONFIG_BOARD_TYPES 1 /* support board types */
  44. #define CONFIG_PREBOOT "echo;" \
  45. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  46. "echo"
  47. #undef CONFIG_BOOTARGS
  48. #define CONFIG_EXTRA_ENV_SETTINGS \
  49. "netdev=eth0\0" \
  50. "addcons=setenv bootargs ${bootargs} console=ttyCPM0,${baudrate}\0" \
  51. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  52. "nfsroot=${serverip}:${rootpath}\0" \
  53. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  54. "addip=setenv bootargs ${bootargs} " \
  55. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  56. ":${hostname}:${netdev}:off panic=1\0" \
  57. "flash_nfs=run nfsargs addip;" \
  58. "bootm ${kernel_addr}\0" \
  59. "flash_self=run ramargs addip;" \
  60. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  61. "net_nfs=tftp ${kernel_addr} ${bootfile}; " \
  62. "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip addcons;" \
  63. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  64. "rootpath=/opt/eldk/ppc_8xx\0" \
  65. "bootfile=/tftpboot/mgsuvd/uImage\0" \
  66. "fdt_addr=400000\0" \
  67. "kernel_addr=200000\0" \
  68. "fdt_file=/tftpboot/mgsuvd/mgsuvd.dtb\0" \
  69. "load=tftp 200000 ${u-boot}\0" \
  70. "update=protect off f0000000 +${filesize};" \
  71. "erase f0000000 +${filesize};" \
  72. "cp.b 200000 f0000000 ${filesize};" \
  73. "protect on f0000000 +${filesize}\0" \
  74. ""
  75. #define CONFIG_BOOTCOMMAND "run flash_self"
  76. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  77. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  78. #undef CONFIG_WATCHDOG /* watchdog disabled */
  79. /*
  80. * BOOTP options
  81. */
  82. #define CONFIG_BOOTP_SUBNETMASK
  83. #define CONFIG_BOOTP_GATEWAY
  84. #define CONFIG_BOOTP_HOSTNAME
  85. #define CONFIG_BOOTP_BOOTPATH
  86. #define CONFIG_BOOTP_BOOTFILESIZE
  87. #undef CONFIG_RTC_MPC8xx /* MPC866 does not support RTC */
  88. #define CONFIG_TIMESTAMP /* but print image timestmps */
  89. /*
  90. * Command line configuration.
  91. */
  92. #include <config_cmd_default.h>
  93. #define CONFIG_CMD_ASKENV
  94. #define CONFIG_CMD_DHCP
  95. #define CONFIG_CMD_I2C
  96. #define CONFIG_CMD_NFS
  97. #define CONFIG_CMD_PING
  98. /*
  99. * Miscellaneous configurable options
  100. */
  101. #define CFG_LONGHELP /* undef to save memory */
  102. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  103. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  104. #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
  105. #ifdef CFG_HUSH_PARSER
  106. #define CFG_PROMPT_HUSH_PS2 "> "
  107. #endif
  108. #if defined(CONFIG_CMD_KGDB)
  109. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  110. #else
  111. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  112. #endif
  113. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  114. #define CFG_MAXARGS 16 /* max number of command args */
  115. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  116. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  117. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  118. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  119. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  120. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  121. /*
  122. * Low Level Configuration Settings
  123. * (address mappings, register initial values, etc.)
  124. * You should know what you are doing if you make changes here.
  125. */
  126. /*-----------------------------------------------------------------------
  127. * Internal Memory Mapped Register
  128. */
  129. #define CFG_IMMR 0xFFF00000
  130. /*-----------------------------------------------------------------------
  131. * Definitions for initial stack pointer and data area (in DPRAM)
  132. */
  133. #define CFG_INIT_RAM_ADDR CFG_IMMR
  134. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  135. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  136. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  137. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  138. /*-----------------------------------------------------------------------
  139. * Start addresses for the final memory configuration
  140. * (Set up by the startup code)
  141. * Please note that CFG_SDRAM_BASE _must_ start at 0
  142. */
  143. #define CFG_SDRAM_BASE 0x00000000
  144. #define CFG_FLASH_BASE 0xf0000000
  145. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  146. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  147. #define CFG_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
  148. /*
  149. * For booting Linux, the board info and command line data
  150. * have to be in the first 8 MB of memory, since this is
  151. * the maximum mapped by the Linux kernel during initialization.
  152. */
  153. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  154. /*-----------------------------------------------------------------------
  155. * FLASH organization
  156. */
  157. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  158. #define CFG_FLASH_SIZE 32
  159. #define CFG_FLASH_CFI
  160. #define CONFIG_FLASH_CFI_DRIVER
  161. #define CFG_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  162. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  163. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  164. #define CONFIG_ENV_IS_IN_FLASH 1
  165. #define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
  166. #define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
  167. #define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
  168. /* Address and size of Redundant Environment Sector */
  169. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
  170. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  171. #define CFG_USE_PPCENV /* Environment embedded in sect .ppcenv */
  172. /*-----------------------------------------------------------------------
  173. * Cache Configuration
  174. */
  175. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  176. #if defined(CONFIG_CMD_KGDB)
  177. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  178. #endif
  179. /*-----------------------------------------------------------------------
  180. * SYPCR - System Protection Control 11-9
  181. * SYPCR can only be written once after reset!
  182. *-----------------------------------------------------------------------
  183. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  184. */
  185. #define CFG_SYPCR 0xffffff89
  186. /*-----------------------------------------------------------------------
  187. * SIUMCR - SIU Module Configuration 11-6
  188. *-----------------------------------------------------------------------
  189. */
  190. #define CFG_SIUMCR 0x00610480
  191. /*-----------------------------------------------------------------------
  192. * TBSCR - Time Base Status and Control 11-26
  193. *-----------------------------------------------------------------------
  194. * Clear Reference Interrupt Status, Timebase freezing enabled
  195. */
  196. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  197. /*-----------------------------------------------------------------------
  198. * PISCR - Periodic Interrupt Status and Control 11-31
  199. *-----------------------------------------------------------------------
  200. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  201. */
  202. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  203. /*-----------------------------------------------------------------------
  204. * SCCR - System Clock and reset Control Register 15-27
  205. *-----------------------------------------------------------------------
  206. * Set clock output, timebase and RTC source and divider,
  207. * power management and some other internal clocks
  208. */
  209. #define SCCR_MASK 0x01800000
  210. #define CFG_SCCR 0x01800000
  211. #define CFG_DER 0
  212. /*
  213. * Init Memory Controller:
  214. *
  215. * BR0/1 and OR0/1 (FLASH)
  216. */
  217. #define FLASH_BASE0_PRELIM 0xf0000000 /* FLASH bank #0 */
  218. /* used to re-map FLASH both when starting from SRAM or FLASH:
  219. * restrict access enough to keep SRAM working (if any)
  220. * but not too much to meddle with FLASH accesses
  221. */
  222. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  223. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  224. /*
  225. * FLASH timing: Default value of OR0 after reset
  226. */
  227. #define CFG_OR0_PRELIM 0xfe000954
  228. #define CFG_BR0_PRELIM 0xf0000401
  229. /*
  230. * BR1 and OR1 (SDRAM)
  231. *
  232. */
  233. #define SDRAM_BASE1_PRELIM 0x00000000 /* SDRAM bank #0 */
  234. #define SDRAM_MAX_SIZE (64 << 20) /* max 64 MB per bank */
  235. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  236. #define CFG_OR_TIMING_SDRAM 0x00000A00
  237. #define CFG_OR1_PRELIM 0xfc000800
  238. #define CFG_BR1_PRELIM (0x000000C0 | 0x01)
  239. #define CFG_MPTPR 0x0200
  240. /* PTB=16, AMB=001, FIXME 1 RAS precharge cycles, 1 READ loop cycle (not used),
  241. 1 Write loop Cycle (not used), 1 Timer Loop Cycle */
  242. #define CFG_MBMR 0x10964111
  243. #define CFG_MAR 0x00000088
  244. /*
  245. * 4096 Rows from SDRAM example configuration
  246. * 1000 factor s -> ms
  247. * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
  248. * 4 Number of refresh cycles per period
  249. * 64 Refresh cycle in ms per number of rows
  250. */
  251. #define CFG_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
  252. /* GPIO/PIGGY on CS3 initialization values
  253. */
  254. #define CFG_PIGGY_BASE (0x30000000)
  255. #define CFG_OR3_PRELIM (0xfe000d24)
  256. #define CFG_BR3_PRELIM (0x30000401)
  257. /*
  258. * Internal Definitions
  259. *
  260. * Boot Flags
  261. */
  262. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  263. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  264. #define CONFIG_SCC3_ENET
  265. #define CONFIG_ETHPRIME "SCC ETHERNET"
  266. #define CONFIG_HAS_ETH0
  267. /* pass open firmware flat tree */
  268. #define CONFIG_OF_LIBFDT 1
  269. #define CONFIG_OF_BOARD_SETUP 1
  270. #define OF_CPU "PowerPC,866@0"
  271. #define OF_SOC "soc@fff00000"
  272. #define OF_TBCLK (bd->bi_busfreq / 4)
  273. #define OF_STDOUT_PATH "/soc/cpm/serial@a80"
  274. /* enable I2C and select the hardware/software driver */
  275. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  276. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  277. #define CFG_I2C_SPEED 50000 /* I2C speed and slave address */
  278. #define CFG_I2C_SLAVE 0x7F
  279. #define I2C_SOFT_DECLARATIONS
  280. /*
  281. * Software (bit-bang) I2C driver configuration
  282. */
  283. #define I2C_BASE_DIR (CFG_PIGGY_BASE + 0x04)
  284. #define I2C_BASE_PORT (CFG_PIGGY_BASE + 0x09)
  285. #define SDA_BIT 0x40
  286. #define SCL_BIT 0x80
  287. #define SDA_CONF 0x1000
  288. #define SCL_CONF 0x2000
  289. #define I2C_ACTIVE do {} while (0)
  290. #define I2C_TRISTATE do {} while (0)
  291. #define I2C_READ i2c_soft_read_pin ()
  292. #define I2C_SDA(bit) if(bit) { \
  293. *(unsigned short *)(I2C_BASE_DIR) &= ~SDA_CONF; \
  294. } \
  295. else { \
  296. *(unsigned char *)(I2C_BASE_PORT) &= ~SDA_BIT; \
  297. *(unsigned short *)(I2C_BASE_DIR) |= SDA_CONF; \
  298. }
  299. #define I2C_SCL(bit) if(bit) { \
  300. *(unsigned short *)(I2C_BASE_DIR) &= ~SCL_CONF; \
  301. } \
  302. else { \
  303. *(unsigned char *)(I2C_BASE_PORT) &= ~SCL_BIT; \
  304. *(unsigned short *)(I2C_BASE_DIR) |= SCL_CONF; \
  305. }
  306. #define I2C_DELAY udelay(50) /* 1/4 I2C clock duration */
  307. #define CONFIG_I2C_MULTI_BUS 1
  308. #define CONFIG_I2C_CMD_TREE 1
  309. #define CFG_MAX_I2C_BUS 2
  310. #endif /* __CONFIG_H */