mx51evk.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. /*
  2. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/gpio.h>
  25. #include <asm/arch/imx-regs.h>
  26. #include <asm/arch/mx5x_pins.h>
  27. #include <asm/arch/iomux.h>
  28. #include <asm/errno.h>
  29. #include <asm/arch/sys_proto.h>
  30. #include <asm/arch/crm_regs.h>
  31. #include <i2c.h>
  32. #include <mmc.h>
  33. #include <fsl_esdhc.h>
  34. #include <fsl_pmic.h>
  35. #include <mc13892.h>
  36. DECLARE_GLOBAL_DATA_PTR;
  37. static u32 system_rev;
  38. #ifdef CONFIG_FSL_ESDHC
  39. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  40. {MMC_SDHC1_BASE_ADDR, 1},
  41. {MMC_SDHC2_BASE_ADDR, 1},
  42. };
  43. #endif
  44. u32 get_board_rev(void)
  45. {
  46. return system_rev;
  47. }
  48. int dram_init(void)
  49. {
  50. /* dram_init must store complete ramsize in gd->ram_size */
  51. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  52. PHYS_SDRAM_1_SIZE);
  53. return 0;
  54. }
  55. static void setup_iomux_uart(void)
  56. {
  57. unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  58. PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH;
  59. mxc_request_iomux(MX51_PIN_UART1_RXD, IOMUX_CONFIG_ALT0);
  60. mxc_iomux_set_pad(MX51_PIN_UART1_RXD, pad | PAD_CTL_SRE_FAST);
  61. mxc_request_iomux(MX51_PIN_UART1_TXD, IOMUX_CONFIG_ALT0);
  62. mxc_iomux_set_pad(MX51_PIN_UART1_TXD, pad | PAD_CTL_SRE_FAST);
  63. mxc_request_iomux(MX51_PIN_UART1_RTS, IOMUX_CONFIG_ALT0);
  64. mxc_iomux_set_pad(MX51_PIN_UART1_RTS, pad);
  65. mxc_request_iomux(MX51_PIN_UART1_CTS, IOMUX_CONFIG_ALT0);
  66. mxc_iomux_set_pad(MX51_PIN_UART1_CTS, pad);
  67. }
  68. static void setup_iomux_fec(void)
  69. {
  70. /*FEC_MDIO*/
  71. mxc_request_iomux(MX51_PIN_EIM_EB2 , IOMUX_CONFIG_ALT3);
  72. mxc_iomux_set_pad(MX51_PIN_EIM_EB2 , 0x1FD);
  73. /*FEC_MDC*/
  74. mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT2);
  75. mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, 0x2004);
  76. /* FEC RDATA[3] */
  77. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
  78. mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
  79. /* FEC RDATA[2] */
  80. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
  81. mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
  82. /* FEC RDATA[1] */
  83. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
  84. mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
  85. /* FEC RDATA[0] */
  86. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
  87. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
  88. /* FEC TDATA[3] */
  89. mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT2);
  90. mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, 0x2004);
  91. /* FEC TDATA[2] */
  92. mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT2);
  93. mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, 0x2004);
  94. /* FEC TDATA[1] */
  95. mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT2);
  96. mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, 0x2004);
  97. /* FEC TDATA[0] */
  98. mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT2);
  99. mxc_iomux_set_pad(MX51_PIN_NANDF_D8, 0x2004);
  100. /* FEC TX_EN */
  101. mxc_request_iomux(MX51_PIN_NANDF_CS7, IOMUX_CONFIG_ALT1);
  102. mxc_iomux_set_pad(MX51_PIN_NANDF_CS7, 0x2004);
  103. /* FEC TX_ER */
  104. mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT2);
  105. mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, 0x2004);
  106. /* FEC TX_CLK */
  107. mxc_request_iomux(MX51_PIN_NANDF_RDY_INT, IOMUX_CONFIG_ALT1);
  108. mxc_iomux_set_pad(MX51_PIN_NANDF_RDY_INT, 0x2180);
  109. /* FEC TX_COL */
  110. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
  111. mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
  112. /* FEC RX_CLK */
  113. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
  114. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
  115. /* FEC RX_CRS */
  116. mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT3);
  117. mxc_iomux_set_pad(MX51_PIN_EIM_CS5, 0x180);
  118. /* FEC RX_ER */
  119. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
  120. mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
  121. /* FEC RX_DV */
  122. mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT2);
  123. mxc_iomux_set_pad(MX51_PIN_NANDF_D11, 0x2180);
  124. }
  125. #ifdef CONFIG_MXC_SPI
  126. static void setup_iomux_spi(void)
  127. {
  128. /* 000: Select mux mode: ALT0 mux port: MOSI of instance: ecspi1 */
  129. mxc_request_iomux(MX51_PIN_CSPI1_MOSI, IOMUX_CONFIG_ALT0);
  130. mxc_iomux_set_pad(MX51_PIN_CSPI1_MOSI, 0x105);
  131. /* 000: Select mux mode: ALT0 mux port: MISO of instance: ecspi1. */
  132. mxc_request_iomux(MX51_PIN_CSPI1_MISO, IOMUX_CONFIG_ALT0);
  133. mxc_iomux_set_pad(MX51_PIN_CSPI1_MISO, 0x105);
  134. /* de-select SS1 of instance: ecspi1. */
  135. mxc_request_iomux(MX51_PIN_CSPI1_SS1, IOMUX_CONFIG_ALT3);
  136. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS1, 0x85);
  137. /* 000: Select mux mode: ALT0 mux port: SS0 ecspi1 */
  138. mxc_request_iomux(MX51_PIN_CSPI1_SS0, IOMUX_CONFIG_ALT0);
  139. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS0, 0x185);
  140. /* 000: Select mux mode: ALT0 mux port: RDY of instance: ecspi1. */
  141. mxc_request_iomux(MX51_PIN_CSPI1_RDY, IOMUX_CONFIG_ALT0);
  142. mxc_iomux_set_pad(MX51_PIN_CSPI1_RDY, 0x180);
  143. /* 000: Select mux mode: ALT0 mux port: SCLK of instance: ecspi1. */
  144. mxc_request_iomux(MX51_PIN_CSPI1_SCLK, IOMUX_CONFIG_ALT0);
  145. mxc_iomux_set_pad(MX51_PIN_CSPI1_SCLK, 0x105);
  146. }
  147. #endif
  148. static void power_init(void)
  149. {
  150. unsigned int val;
  151. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
  152. /* Write needed to Power Gate 2 register */
  153. val = pmic_reg_read(REG_POWER_MISC);
  154. val &= ~PWGT2SPIEN;
  155. pmic_reg_write(REG_POWER_MISC, val);
  156. /* Externally powered */
  157. val = pmic_reg_read(REG_CHARGE);
  158. val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB;
  159. pmic_reg_write(REG_CHARGE, val);
  160. /* power up the system first */
  161. pmic_reg_write(REG_POWER_MISC, PWUP);
  162. /* Set core voltage to 1.1V */
  163. val = pmic_reg_read(REG_SW_0);
  164. val = (val & ~SWx_VOLT_MASK) | SWx_1_100V;
  165. pmic_reg_write(REG_SW_0, val);
  166. /* Setup VCC (SW2) to 1.25 */
  167. val = pmic_reg_read(REG_SW_1);
  168. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  169. pmic_reg_write(REG_SW_1, val);
  170. /* Setup 1V2_DIG1 (SW3) to 1.25 */
  171. val = pmic_reg_read(REG_SW_2);
  172. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  173. pmic_reg_write(REG_SW_2, val);
  174. udelay(50);
  175. /* Raise the core frequency to 800MHz */
  176. writel(0x0, &mxc_ccm->cacrr);
  177. /* Set switchers in Auto in NORMAL mode & STANDBY mode */
  178. /* Setup the switcher mode for SW1 & SW2*/
  179. val = pmic_reg_read(REG_SW_4);
  180. val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
  181. (SWMODE_MASK << SWMODE2_SHIFT)));
  182. val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
  183. (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
  184. pmic_reg_write(REG_SW_4, val);
  185. /* Setup the switcher mode for SW3 & SW4 */
  186. val = pmic_reg_read(REG_SW_5);
  187. val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) |
  188. (SWMODE_MASK << SWMODE4_SHIFT)));
  189. val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) |
  190. (SWMODE_AUTO_AUTO << SWMODE4_SHIFT);
  191. pmic_reg_write(REG_SW_5, val);
  192. /* Set VDIG to 1.65V, VGEN3 to 1.8V, VCAM to 2.6V */
  193. val = pmic_reg_read(REG_SETTING_0);
  194. val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK);
  195. val |= VDIG_1_65 | VGEN3_1_8 | VCAM_2_6;
  196. pmic_reg_write(REG_SETTING_0, val);
  197. /* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */
  198. val = pmic_reg_read(REG_SETTING_1);
  199. val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
  200. val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775;
  201. pmic_reg_write(REG_SETTING_1, val);
  202. /* Configure VGEN3 and VCAM regulators to use external PNP */
  203. val = VGEN3CONFIG | VCAMCONFIG;
  204. pmic_reg_write(REG_MODE_1, val);
  205. udelay(200);
  206. gpio_direction_output(46, 0);
  207. /* Reset the ethernet controller over GPIO */
  208. writel(0x1, IOMUXC_BASE_ADDR + 0x0AC);
  209. /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
  210. val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
  211. VVIDEOEN | VAUDIOEN | VSDEN;
  212. pmic_reg_write(REG_MODE_1, val);
  213. udelay(500);
  214. gpio_set_value(46, 1);
  215. }
  216. #ifdef CONFIG_FSL_ESDHC
  217. int board_mmc_getcd(u8 *cd, struct mmc *mmc)
  218. {
  219. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  220. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  221. *cd = gpio_get_value(0);
  222. else
  223. *cd = gpio_get_value(6);
  224. return 0;
  225. }
  226. int board_mmc_init(bd_t *bis)
  227. {
  228. u32 index;
  229. s32 status = 0;
  230. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM;
  231. index++) {
  232. switch (index) {
  233. case 0:
  234. mxc_request_iomux(MX51_PIN_SD1_CMD,
  235. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  236. mxc_request_iomux(MX51_PIN_SD1_CLK,
  237. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  238. mxc_request_iomux(MX51_PIN_SD1_DATA0,
  239. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  240. mxc_request_iomux(MX51_PIN_SD1_DATA1,
  241. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  242. mxc_request_iomux(MX51_PIN_SD1_DATA2,
  243. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  244. mxc_request_iomux(MX51_PIN_SD1_DATA3,
  245. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  246. mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
  247. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  248. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  249. PAD_CTL_PUE_PULL |
  250. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  251. mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
  252. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  253. PAD_CTL_HYS_NONE | PAD_CTL_47K_PU |
  254. PAD_CTL_PUE_PULL |
  255. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  256. mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
  257. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  258. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  259. PAD_CTL_PUE_PULL |
  260. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  261. mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
  262. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  263. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  264. PAD_CTL_PUE_PULL |
  265. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  266. mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
  267. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  268. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  269. PAD_CTL_PUE_PULL |
  270. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  271. mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
  272. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  273. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PD |
  274. PAD_CTL_PUE_PULL |
  275. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  276. mxc_request_iomux(MX51_PIN_GPIO1_0,
  277. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  278. mxc_iomux_set_pad(MX51_PIN_GPIO1_0,
  279. PAD_CTL_HYS_ENABLE);
  280. mxc_request_iomux(MX51_PIN_GPIO1_1,
  281. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  282. mxc_iomux_set_pad(MX51_PIN_GPIO1_1,
  283. PAD_CTL_HYS_ENABLE);
  284. break;
  285. case 1:
  286. mxc_request_iomux(MX51_PIN_SD2_CMD,
  287. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  288. mxc_request_iomux(MX51_PIN_SD2_CLK,
  289. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  290. mxc_request_iomux(MX51_PIN_SD2_DATA0,
  291. IOMUX_CONFIG_ALT0);
  292. mxc_request_iomux(MX51_PIN_SD2_DATA1,
  293. IOMUX_CONFIG_ALT0);
  294. mxc_request_iomux(MX51_PIN_SD2_DATA2,
  295. IOMUX_CONFIG_ALT0);
  296. mxc_request_iomux(MX51_PIN_SD2_DATA3,
  297. IOMUX_CONFIG_ALT0);
  298. mxc_iomux_set_pad(MX51_PIN_SD2_CMD,
  299. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  300. PAD_CTL_SRE_FAST);
  301. mxc_iomux_set_pad(MX51_PIN_SD2_CLK,
  302. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  303. PAD_CTL_SRE_FAST);
  304. mxc_iomux_set_pad(MX51_PIN_SD2_DATA0,
  305. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  306. PAD_CTL_SRE_FAST);
  307. mxc_iomux_set_pad(MX51_PIN_SD2_DATA1,
  308. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  309. PAD_CTL_SRE_FAST);
  310. mxc_iomux_set_pad(MX51_PIN_SD2_DATA2,
  311. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  312. PAD_CTL_SRE_FAST);
  313. mxc_iomux_set_pad(MX51_PIN_SD2_DATA3,
  314. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  315. PAD_CTL_SRE_FAST);
  316. mxc_request_iomux(MX51_PIN_SD2_CMD,
  317. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  318. mxc_request_iomux(MX51_PIN_GPIO1_6,
  319. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  320. mxc_iomux_set_pad(MX51_PIN_GPIO1_6,
  321. PAD_CTL_HYS_ENABLE);
  322. mxc_request_iomux(MX51_PIN_GPIO1_5,
  323. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  324. mxc_iomux_set_pad(MX51_PIN_GPIO1_5,
  325. PAD_CTL_HYS_ENABLE);
  326. break;
  327. default:
  328. printf("Warning: you configured more ESDHC controller"
  329. "(%d) as supported by the board(2)\n",
  330. CONFIG_SYS_FSL_ESDHC_NUM);
  331. return status;
  332. }
  333. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  334. }
  335. return status;
  336. }
  337. #endif
  338. int board_early_init_f(void)
  339. {
  340. setup_iomux_uart();
  341. setup_iomux_fec();
  342. return 0;
  343. }
  344. int board_init(void)
  345. {
  346. system_rev = get_cpu_rev();
  347. /* address of boot parameters */
  348. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  349. return 0;
  350. }
  351. #ifdef CONFIG_BOARD_LATE_INIT
  352. int board_late_init(void)
  353. {
  354. #ifdef CONFIG_MXC_SPI
  355. setup_iomux_spi();
  356. power_init();
  357. #endif
  358. return 0;
  359. }
  360. #endif
  361. int checkboard(void)
  362. {
  363. puts("Board: MX51EVK\n");
  364. return 0;
  365. }