v37.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391
  1. /*
  2. * (C) Copyright 2000, 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  33. #define CONFIG_V37 1 /* ...on a Marel V37 board */
  34. #define CONFIG_LCD
  35. #define CONFIG_SHARP_LQ084V1DG21
  36. #undef CONFIG_LCD_LOGO
  37. /*-----------------------------------------------------------------------------
  38. * I2C Configuration
  39. *-----------------------------------------------------------------------------
  40. */
  41. #define CONFIG_I2C 1
  42. #define CFG_I2C_SLAVE 0x2
  43. #define CONFIG_8xx_CONS_SMC1 1
  44. #undef CONFIG_8xx_CONS_SMC2 /* Console is on SMC2 */
  45. #undef CONFIG_8xx_CONS_NONE
  46. #define CONFIG_BAUDRATE 9600 /* console baudrate = 115kbps */
  47. #if 0
  48. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  49. #else
  50. #define CONFIG_BOOTDELAY 2 /* autoboot after 2 seconds */
  51. #endif
  52. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  53. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  54. #undef CONFIG_BOOTARGS
  55. #define CONFIG_BOOTCOMMAND \
  56. "tftpboot; " \
  57. "setenv bootargs console=tty0 " \
  58. "root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  59. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  60. "bootm"
  61. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  62. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  63. #undef CONFIG_WATCHDOG /* watchdog disabled */
  64. #define CONFIG_CAN_DRIVER 1 /* CAN Driver support enabled */
  65. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  66. #define CONFIG_MAC_PARTITION
  67. #define CONFIG_DOS_PARTITION
  68. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  69. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  70. CFG_CMD_JFFS2 | \
  71. CFG_CMD_DATE )
  72. /*
  73. * JFFS2 partitions
  74. *
  75. */
  76. /* No command line, one static partition, whole device */
  77. #undef CONFIG_JFFS2_CMDLINE
  78. #define CONFIG_JFFS2_DEV "nor1"
  79. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  80. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  81. /* mtdparts command line support */
  82. /* Note: fake mtd_id used, no linux mtd map file */
  83. /*
  84. #define CONFIG_JFFS2_CMDLINE
  85. #define MTDIDS_DEFAULT "nor1=v37-1"
  86. #define MTDPARTS_DEFAULT "mtdparts=v37-1:-(jffs2)"
  87. */
  88. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  89. #include <cmd_confdefs.h>
  90. /*
  91. * Miscellaneous configurable options
  92. */
  93. #define CFG_LONGHELP /* undef to save memory */
  94. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  95. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  96. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  97. #else
  98. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  99. #endif
  100. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  101. #define CFG_MAXARGS 16 /* max number of command args */
  102. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  103. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  104. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  105. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  106. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  107. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  108. /*
  109. * Low Level Configuration Settings
  110. * (address mappings, register initial values, etc.)
  111. * You should know what you are doing if you make changes here.
  112. */
  113. /*-----------------------------------------------------------------------
  114. * Internal Memory Mapped Register
  115. */
  116. #define CFG_IMMR 0xF0000000
  117. /*-----------------------------------------------------------------------
  118. * Definitions for initial stack pointer and data area (in DPRAM)
  119. */
  120. #define CFG_INIT_RAM_ADDR CFG_IMMR
  121. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  122. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  123. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  124. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  125. /*-----------------------------------------------------------------------
  126. * Start addresses for the final memory configuration
  127. * (Set up by the startup code)
  128. * Please note that CFG_SDRAM_BASE _must_ start at 0
  129. */
  130. #define CFG_SDRAM_BASE 0x00000000
  131. #define CFG_FLASH_BASE0 0x40000000
  132. #define CFG_FLASH_BASE1 0x60000000
  133. #define CFG_FLASH_BASE CFG_FLASH_BASE1
  134. #if defined(DEBUG)
  135. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  136. #else
  137. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  138. #endif
  139. #define CFG_MONITOR_BASE CFG_FLASH_BASE0
  140. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  141. /*
  142. * For booting Linux, the board info and command line data
  143. * have to be in the first 8 MB of memory, since this is
  144. * the maximum mapped by the Linux kernel during initialization.
  145. */
  146. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  147. /*-----------------------------------------------------------------------
  148. * FLASH organization
  149. */
  150. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  151. #define CFG_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
  152. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  153. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  154. #define CFG_ENV_IS_IN_NVRAM 1
  155. #define CFG_ENV_ADDR 0x80000000/* Address of Environment */
  156. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  157. #define CFG_ENV_OFFSET 0
  158. /*-----------------------------------------------------------------------
  159. * Cache Configuration
  160. */
  161. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  162. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  163. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  164. #endif
  165. /*-----------------------------------------------------------------------
  166. * SYPCR - System Protection Control 11-9
  167. * SYPCR can only be written once after reset!
  168. *-----------------------------------------------------------------------
  169. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  170. */
  171. #if defined(CONFIG_WATCHDOG)
  172. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  173. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  174. #else
  175. #define CFG_SYPCR 0xFFFFFF88
  176. #endif
  177. /*-----------------------------------------------------------------------
  178. * SIUMCR - SIU Module Configuration 11-6
  179. *-----------------------------------------------------------------------
  180. * PCMCIA config., multi-function pin tri-state
  181. */
  182. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_FRC | SIUMCR_GB5E)
  183. /*-----------------------------------------------------------------------
  184. * TBSCR - Time Base Status and Control 11-26
  185. *-----------------------------------------------------------------------
  186. * Clear Reference Interrupt Status, Timebase freezing enabled
  187. */
  188. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  189. /*-----------------------------------------------------------------------
  190. * RTCSC - Real-Time Clock Status and Control Register 11-27
  191. *-----------------------------------------------------------------------
  192. */
  193. /*%%%#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
  194. #define CFG_RTCSC (RTCSC_SEC | RTCSC_RTE)
  195. /*-----------------------------------------------------------------------
  196. * PISCR - Periodic Interrupt Status and Control 11-31
  197. *-----------------------------------------------------------------------
  198. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  199. */
  200. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  201. /*
  202. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  203. */
  204. /*-----------------------------------------------------------------------
  205. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  206. *-----------------------------------------------------------------------
  207. * Reset PLL lock status sticky bit, timer expired status bit and timer
  208. * interrupt status bit
  209. *
  210. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  211. */
  212. /* up to 50 MHz we use a 1:1 clock */
  213. #define CFG_PLPRCR ( (1524 << PLPRCR_MF_SHIFT) | PLPRCR_SPLSS | PLPRCR_TMIST | PLPRCR_TEXPS )
  214. /*-----------------------------------------------------------------------
  215. * SCCR - System Clock and reset Control Register 15-27
  216. *-----------------------------------------------------------------------
  217. * Set clock output, timebase and RTC source and divider,
  218. * power management and some other internal clocks
  219. */
  220. #define SCCR_MASK SCCR_EBDF11
  221. /* up to 50 MHz we use a 1:1 clock */
  222. #define CFG_SCCR (SCCR_COM00 | SCCR_TBS)
  223. /*-----------------------------------------------------------------------
  224. * PCMCIA stuff
  225. *-----------------------------------------------------------------------
  226. *
  227. */
  228. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  229. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  230. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  231. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  232. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  233. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  234. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  235. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  236. /*-----------------------------------------------------------------------
  237. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  238. *-----------------------------------------------------------------------
  239. */
  240. #undef CONFIG_IDE_PCCARD /* Use IDE with PC Card Adapter */
  241. #undef CONFIG_IDE_PCMCIA /* Direct IDE not supported */
  242. #undef CONFIG_IDE_LED /* LED for ide not supported */
  243. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  244. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  245. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  246. #define CFG_ATA_IDE0_OFFSET 0x0000
  247. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  248. /* Offset for data I/O */
  249. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  250. /* Offset for normal register accesses */
  251. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  252. /* Offset for alternate registers */
  253. #define CFG_ATA_ALT_OFFSET 0x0100
  254. /*-----------------------------------------------------------------------
  255. *
  256. *-----------------------------------------------------------------------
  257. *
  258. */
  259. #define CFG_DER 0
  260. /*
  261. * Init Memory Controller:
  262. *
  263. * BR0 and OR0 (FLASH)
  264. */
  265. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  266. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #1 */
  267. #define CFG_PRELIM_OR_AM 0xFE000000 /* OR addr mask */
  268. #define CFG_OR_TIMING_FLASH 0xF56
  269. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  270. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V)
  271. #define CFG_OR5_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  272. #define CFG_BR5_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_PS_32 | BR_V)
  273. /*
  274. * BR1 and OR1 (Battery backed SRAM)
  275. */
  276. #define CFG_BR1_PRELIM 0x80000401
  277. #define CFG_OR1_PRELIM 0xFFC00736
  278. /*
  279. * BR2 and OR2 (SDRAM)
  280. */
  281. #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
  282. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB */
  283. #define CFG_OR_TIMING_SDRAM 0x00000A00
  284. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  285. #define CFG_BR2_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  286. /* Marel V37 mem setting */
  287. #define CFG_BR3_CAN 0xC0000401
  288. #define CFG_OR3_CAN 0xFFFF0724
  289. /*
  290. #define CFG_BR3_PRELIM 0xFA400001
  291. #define CFG_OR3_PRELIM 0xFFFF8910
  292. #define CFG_BR4_PRELIM 0xFA000401
  293. #define CFG_OR4_PRELIM 0xFFFE0970
  294. */
  295. /*
  296. * Memory Periodic Timer Prescaler
  297. */
  298. /* periodic timer for refresh */
  299. #define CFG_MAMR_PTA 97 /* start with divider for 100 MHz */
  300. /*
  301. * Refresh clock Prescalar
  302. */
  303. #define CFG_MPTPR MPTPR_PTP_DIV16
  304. /*
  305. * MAMR settings for SDRAM
  306. */
  307. /* 10 column SDRAM */
  308. #define CFG_MAMR_10COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  309. MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A12 | \
  310. MAMR_GPL_A4DIS | MAMR_RLFA_4X | MAMR_WLFA_3X | MAMR_TLFA_16X)
  311. /*
  312. * Internal Definitions
  313. *
  314. * Boot Flags
  315. */
  316. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  317. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  318. #endif /* __CONFIG_H */