TQM885D.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492
  1. /*
  2. * (C) Copyright 2000-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2006
  6. * Martin Krause, TQ-Systems GmBH, martin.krause@tqs.de
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * board/config.h - configuration options, board specific
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * High Level Configuration Options
  33. * (easy to change)
  34. */
  35. #define CONFIG_MPC885 1 /* This is a MPC885 CPU */
  36. #define CONFIG_TQM885D 1 /* ...on a TQM88D module */
  37. #define CONFIG_8xx_OSCLK 10000000 /* 10 MHz - PLL input clock */
  38. #define CFG_8xx_CPUCLK_MIN 15000000 /* 15 MHz - CPU minimum clock */
  39. #define CFG_8xx_CPUCLK_MAX 133000000 /* 133 MHz - CPU maximum clock */
  40. #define CONFIG_8xx_CPUCLK_DEFAULT 66000000 /* 50 MHz - CPU default clock */
  41. /* (it will be used if there is no */
  42. /* 'cpuclk' variable with valid value) */
  43. #define CFG_MEASURE_CPUCLK /* Measure real cpu clock */
  44. /* (function measure_gclk() */
  45. /* will be called) */
  46. #ifdef CFG_MEASURE_CPUCLK
  47. #define CFG_8XX_XIN 10000000 /* measure_gclk() needs this */
  48. #endif
  49. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  50. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  51. #define CONFIG_BOOTCOUNT_LIMIT
  52. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  53. #define CONFIG_BOARD_TYPES 1 /* support board types */
  54. #define CONFIG_PREBOOT "echo;" \
  55. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  56. "echo"
  57. #undef CONFIG_BOOTARGS
  58. #define CONFIG_EXTRA_ENV_SETTINGS \
  59. "netdev=eth0\0" \
  60. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  61. "nfsroot=${serverip}:${rootpath}\0" \
  62. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  63. "addip=setenv bootargs ${bootargs} " \
  64. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  65. ":${hostname}:${netdev}:off panic=1\0" \
  66. "flash_nfs=run nfsargs addip;" \
  67. "bootm ${kernel_addr}\0" \
  68. "flash_self=run ramargs addip;" \
  69. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  70. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  71. "rootpath=/opt/eldk/ppc_8xx\0" \
  72. "bootfile=/tftpboot/TQM866M/uImage\0" \
  73. "kernel_addr=40080000\0" \
  74. "ramdisk_addr=40180000\0" \
  75. ""
  76. #define CONFIG_BOOTCOMMAND "run flash_self"
  77. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  78. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  79. #undef CONFIG_WATCHDOG /* watchdog disabled */
  80. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  81. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  82. /* enable I2C and select the hardware/software driver */
  83. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  84. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  85. #define CFG_I2C_SPEED 93000 /* 93 kHz is supposed to work */
  86. #define CFG_I2C_SLAVE 0xFE
  87. #ifdef CONFIG_SOFT_I2C
  88. /*
  89. * Software (bit-bang) I2C driver configuration
  90. */
  91. #define PB_SCL 0x00000020 /* PB 26 */
  92. #define PB_SDA 0x00000010 /* PB 27 */
  93. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  94. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  95. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  96. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  97. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  98. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  99. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  100. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  101. #define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
  102. #endif /* CONFIG_SOFT_I2C */
  103. #define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C?? */
  104. #define CFG_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
  105. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  106. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  107. # define CONFIG_RTC_DS1337 1
  108. # define CFG_I2C_RTC_ADDR 0x68
  109. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  110. #define CONFIG_MAC_PARTITION
  111. #define CONFIG_DOS_PARTITION
  112. #undef CONFIG_RTC_MPC8xx /* MPC866 does not support RTC */
  113. #define CONFIG_TIMESTAMP /* but print image timestmps */
  114. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  115. CFG_CMD_ASKENV | \
  116. CFG_CMD_DATE | \
  117. CFG_CMD_DHCP | \
  118. CFG_CMD_EEPROM | \
  119. CFG_CMD_I2C | \
  120. CFG_CMD_IDE | \
  121. CFG_CMD_MII | \
  122. CFG_CMD_NFS | \
  123. CFG_CMD_PING )
  124. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  125. #include <cmd_confdefs.h>
  126. /*
  127. * Miscellaneous configurable options
  128. */
  129. #define CFG_LONGHELP /* undef to save memory */
  130. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  131. #if 0
  132. #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
  133. #endif
  134. #ifdef CFG_HUSH_PARSER
  135. #define CFG_PROMPT_HUSH_PS2 "> "
  136. #endif
  137. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  138. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  139. #else
  140. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  141. #endif
  142. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  143. #define CFG_MAXARGS 16 /* max number of command args */
  144. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  145. #define CFG_MEMTEST_START 0x0100000 /* memtest works on */
  146. #define CFG_MEMTEST_END 0x0300000 /* 1 ... 3 MB in DRAM */
  147. #define CFG_ALT_MEMTEST /* alternate, more extensive
  148. memory test.*/
  149. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  150. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  151. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  152. /*
  153. * Enable loopw commando. This has only effect, if CFG_CMD_MEM is defined,
  154. * which is normally part of the default commands (CFV_CMD_DFL)
  155. */
  156. #define CONFIG_LOOPW
  157. /*
  158. * Low Level Configuration Settings
  159. * (address mappings, register initial values, etc.)
  160. * You should know what you are doing if you make changes here.
  161. */
  162. /*-----------------------------------------------------------------------
  163. * Internal Memory Mapped Register
  164. */
  165. #define CFG_IMMR 0xFFF00000
  166. /*-----------------------------------------------------------------------
  167. * Definitions for initial stack pointer and data area (in DPRAM)
  168. */
  169. #define CFG_INIT_RAM_ADDR CFG_IMMR
  170. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  171. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  172. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  173. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  174. /*-----------------------------------------------------------------------
  175. * Start addresses for the final memory configuration
  176. * (Set up by the startup code)
  177. * Please note that CFG_SDRAM_BASE _must_ start at 0
  178. */
  179. #define CFG_SDRAM_BASE 0x00000000
  180. #define CFG_FLASH_BASE 0x40000000
  181. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  182. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  183. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  184. /*
  185. * For booting Linux, the board info and command line data
  186. * have to be in the first 8 MB of memory, since this is
  187. * the maximum mapped by the Linux kernel during initialization.
  188. */
  189. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  190. /*-----------------------------------------------------------------------
  191. * FLASH organization
  192. */
  193. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  194. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  195. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  196. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  197. #define CFG_ENV_IS_IN_FLASH 1
  198. #define CFG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
  199. #define CFG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
  200. #define CFG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
  201. /* Address and size of Redundant Environment Sector */
  202. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SECT_SIZE)
  203. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  204. /*-----------------------------------------------------------------------
  205. * Hardware Information Block
  206. */
  207. #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  208. #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  209. #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  210. /*-----------------------------------------------------------------------
  211. * Cache Configuration
  212. */
  213. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  214. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  215. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  216. #endif
  217. /*-----------------------------------------------------------------------
  218. * SYPCR - System Protection Control 11-9
  219. * SYPCR can only be written once after reset!
  220. *-----------------------------------------------------------------------
  221. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  222. */
  223. #if defined(CONFIG_WATCHDOG)
  224. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  225. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  226. #else
  227. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  228. #endif
  229. /*-----------------------------------------------------------------------
  230. * SIUMCR - SIU Module Configuration 11-6
  231. *-----------------------------------------------------------------------
  232. * PCMCIA config., multi-function pin tri-state
  233. */
  234. #ifndef CONFIG_CAN_DRIVER
  235. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  236. #else /* we must activate GPL5 in the SIUMCR for CAN */
  237. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  238. #endif /* CONFIG_CAN_DRIVER */
  239. /*-----------------------------------------------------------------------
  240. * TBSCR - Time Base Status and Control 11-26
  241. *-----------------------------------------------------------------------
  242. * Clear Reference Interrupt Status, Timebase freezing enabled
  243. */
  244. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  245. /*-----------------------------------------------------------------------
  246. * PISCR - Periodic Interrupt Status and Control 11-31
  247. *-----------------------------------------------------------------------
  248. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  249. */
  250. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  251. /*-----------------------------------------------------------------------
  252. * SCCR - System Clock and reset Control Register 15-27
  253. *-----------------------------------------------------------------------
  254. * Set clock output, timebase and RTC source and divider,
  255. * power management and some other internal clocks
  256. */
  257. #define SCCR_MASK SCCR_EBDF11
  258. #define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  259. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  260. SCCR_DFALCD00)
  261. /*-----------------------------------------------------------------------
  262. * PCMCIA stuff
  263. *-----------------------------------------------------------------------
  264. *
  265. */
  266. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  267. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  268. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  269. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  270. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  271. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  272. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  273. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  274. /*-----------------------------------------------------------------------
  275. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  276. *-----------------------------------------------------------------------
  277. */
  278. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  279. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  280. #undef CONFIG_IDE_LED /* LED for ide not supported */
  281. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  282. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  283. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  284. #define CFG_ATA_IDE0_OFFSET 0x0000
  285. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  286. /* Offset for data I/O */
  287. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  288. /* Offset for normal register accesses */
  289. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  290. /* Offset for alternate registers */
  291. #define CFG_ATA_ALT_OFFSET 0x0100
  292. /*-----------------------------------------------------------------------
  293. *
  294. *-----------------------------------------------------------------------
  295. *
  296. */
  297. #define CFG_DER 0
  298. /*
  299. * Init Memory Controller:
  300. *
  301. * BR0/1 and OR0/1 (FLASH)
  302. */
  303. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  304. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  305. /* used to re-map FLASH both when starting from SRAM or FLASH:
  306. * restrict access enough to keep SRAM working (if any)
  307. * but not too much to meddle with FLASH accesses
  308. */
  309. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  310. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  311. /*
  312. * FLASH timing: Default value of OR0 after reset
  313. */
  314. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
  315. OR_SCY_6_CLK | OR_TRLX)
  316. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  317. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  318. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  319. #define CFG_OR1_REMAP CFG_OR0_REMAP
  320. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  321. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  322. /*
  323. * BR2/3 and OR2/3 (SDRAM)
  324. *
  325. */
  326. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  327. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  328. #define SDRAM_MAX_SIZE (256 << 20) /* max 256 MB per bank */
  329. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  330. #define CFG_OR_TIMING_SDRAM 0x00000A00
  331. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  332. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  333. #ifndef CONFIG_CAN_DRIVER
  334. #define CFG_OR3_PRELIM CFG_OR2_PRELIM
  335. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  336. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  337. #define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  338. #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  339. #define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
  340. #define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
  341. BR_PS_8 | BR_MS_UPMB | BR_V )
  342. #endif /* CONFIG_CAN_DRIVER */
  343. /*
  344. * 4096 Rows from SDRAM example configuration
  345. * 1000 factor s -> ms
  346. * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
  347. * 4 Number of refresh cycles per period
  348. * 64 Refresh cycle in ms per number of rows
  349. */
  350. #define CFG_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
  351. /*
  352. * Memory Periodic Timer Prescaler
  353. * Periodic timer for refresh, start with refresh rate for 40 MHz clock
  354. * (CFG_8xx_CPUCLK_MIN / CFG_PTA_PER_CLK)
  355. */
  356. #define CFG_MAMR_PTA 39
  357. /*
  358. * For 16 MBit, refresh rates could be 31.3 us
  359. * (= 64 ms / 2K = 125 / quad bursts).
  360. * For a simpler initialization, 15.6 us is used instead.
  361. *
  362. * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  363. * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  364. */
  365. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  366. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  367. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  368. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  369. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  370. /*
  371. * MAMR settings for SDRAM
  372. */
  373. /* 8 column SDRAM */
  374. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  375. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  376. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  377. /* 9 column SDRAM */
  378. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  379. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  380. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  381. /* 10 column SDRAM */
  382. #define CFG_MAMR_10COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  383. MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9 | \
  384. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  385. /*
  386. * Internal Definitions
  387. *
  388. * Boot Flags
  389. */
  390. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  391. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  392. /*
  393. * Network configuration
  394. */
  395. #define CONFIG_SCC2_ENET /* enable ethernet on SCC2 */
  396. #define CONFIG_FEC_ENET /* enable ethernet on FEC */
  397. #define CONFIG_ETHER_ON_FEC1 /* ... for FEC1 */
  398. #define CONFIG_ETHER_ON_FEC2 /* ... for FEC2 */
  399. #if (CONFIG_COMMANDS & CFG_CMD_MII)
  400. #define CFG_DISCOVER_PHY
  401. #endif
  402. #define CONFIG_NET_RETRY_COUNT 1 /* reduce max. timeout before
  403. switching to another netwok (if the
  404. tried network is unreachable) */
  405. #define CONFIG_ETHPRIME "SCC ETHERNET"
  406. #endif /* __CONFIG_H */