Sandpoint8245.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. /*
  2. * (C) Copyright 2001-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /* ------------------------------------------------------------------------- */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MPC824X 1
  34. #define CONFIG_MPC8245 1
  35. #define CONFIG_SANDPOINT 1
  36. #if 0
  37. #define USE_DINK32 1
  38. #else
  39. #undef USE_DINK32
  40. #endif
  41. #define CONFIG_CONS_INDEX 3 /* set to '3' for on-chip DUART */
  42. #define CONFIG_BAUDRATE 9600
  43. #define CONFIG_DRAM_SPEED 100 /* MHz */
  44. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  45. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  46. CFG_CMD_DHCP | \
  47. CFG_CMD_ELF | \
  48. CFG_CMD_I2C | \
  49. CFG_CMD_EEPROM | \
  50. CFG_CMD_NFS | \
  51. CFG_CMD_PCI | \
  52. CFG_CMD_SNTP )
  53. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  54. #include <cmd_confdefs.h>
  55. /*
  56. * Miscellaneous configurable options
  57. */
  58. #define CFG_LONGHELP 1 /* undef to save memory */
  59. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  60. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  61. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  62. #define CFG_MAXARGS 16 /* max number of command args */
  63. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  64. #define CFG_LOAD_ADDR 0x00100000 /* default load address */
  65. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  66. /*-----------------------------------------------------------------------
  67. * PCI stuff
  68. *-----------------------------------------------------------------------
  69. */
  70. #define CONFIG_PCI /* include pci support */
  71. #undef CONFIG_PCI_PNP
  72. #define CONFIG_NET_MULTI /* Multi ethernet cards support */
  73. #define CONFIG_EEPRO100
  74. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  75. #define CONFIG_NATSEMI
  76. #define CONFIG_NS8382X
  77. #define PCI_ENET0_IOADDR 0x80000000
  78. #define PCI_ENET0_MEMADDR 0x80000000
  79. #define PCI_ENET1_IOADDR 0x81000000
  80. #define PCI_ENET1_MEMADDR 0x81000000
  81. /*-----------------------------------------------------------------------
  82. * Start addresses for the final memory configuration
  83. * (Set up by the startup code)
  84. * Please note that CFG_SDRAM_BASE _must_ start at 0
  85. */
  86. #define CFG_SDRAM_BASE 0x00000000
  87. #define CFG_MAX_RAM_SIZE 0x10000000
  88. #define CFG_RESET_ADDRESS 0xFFF00100
  89. #if defined (USE_DINK32)
  90. #define CFG_MONITOR_LEN 0x00030000
  91. #define CFG_MONITOR_BASE 0x00090000
  92. #define CFG_RAMBOOT 1
  93. #define CFG_INIT_RAM_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  94. #define CFG_INIT_RAM_END 0x10000
  95. #define CFG_GBL_DATA_SIZE 256 /* size in bytes reserved for initial data */
  96. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  97. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  98. #else
  99. #undef CFG_RAMBOOT
  100. #define CFG_MONITOR_LEN 0x00030000
  101. #define CFG_MONITOR_BASE TEXT_BASE
  102. /*#define CFG_GBL_DATA_SIZE 256*/
  103. #define CFG_GBL_DATA_SIZE 128
  104. #define CFG_INIT_RAM_ADDR 0x40000000
  105. #define CFG_INIT_RAM_END 0x1000
  106. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  107. #endif
  108. #define CFG_FLASH_BASE 0xFFF00000
  109. #if 0
  110. #define CFG_FLASH_SIZE (512 * 1024) /* sandpoint has tiny eeprom */
  111. #else
  112. #define CFG_FLASH_SIZE (1024 * 1024) /* Unity has onboard 1MByte flash */
  113. #endif
  114. #define CFG_ENV_IS_IN_FLASH 1
  115. #define CFG_ENV_OFFSET 0x00004000 /* Offset of Environment Sector */
  116. #define CFG_ENV_SIZE 0x00002000 /* Total Size of Environment Sector */
  117. #define CFG_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
  118. #define CFG_MEMTEST_START 0x00000000 /* memtest works on */
  119. #define CFG_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
  120. #define CFG_EUMB_ADDR 0xFC000000
  121. #define CFG_ISA_MEM 0xFD000000
  122. #define CFG_ISA_IO 0xFE000000
  123. #define CFG_FLASH_RANGE_BASE 0xFF000000 /* flash memory address range */
  124. #define CFG_FLASH_RANGE_SIZE 0x01000000
  125. #define FLASH_BASE0_PRELIM 0xFFF00000 /* sandpoint flash */
  126. #define FLASH_BASE1_PRELIM 0xFF000000 /* PMC onboard flash */
  127. /*
  128. * select i2c support configuration
  129. *
  130. * Supported configurations are {none, software, hardware} drivers.
  131. * If the software driver is chosen, there are some additional
  132. * configuration items that the driver uses to drive the port pins.
  133. */
  134. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  135. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  136. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  137. #define CFG_I2C_SLAVE 0x7F
  138. #ifdef CONFIG_SOFT_I2C
  139. #error "Soft I2C is not configured properly. Please review!"
  140. #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
  141. #define I2C_ACTIVE (iop->pdir |= 0x00010000)
  142. #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
  143. #define I2C_READ ((iop->pdat & 0x00010000) != 0)
  144. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
  145. else iop->pdat &= ~0x00010000
  146. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
  147. else iop->pdat &= ~0x00020000
  148. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  149. #endif /* CONFIG_SOFT_I2C */
  150. #define CFG_I2C_EEPROM_ADDR 0x57 /* EEPROM IS24C02 */
  151. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  152. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  153. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  154. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  155. #define CFG_FLASH_BANKS { FLASH_BASE0_PRELIM , FLASH_BASE1_PRELIM }
  156. /*-----------------------------------------------------------------------
  157. * Definitions for initial stack pointer and data area (in DPRAM)
  158. */
  159. #define CFG_WINBOND_83C553 1 /*has a winbond bridge */
  160. #define CFG_USE_WINBOND_IDE 0 /*use winbond 83c553 internal IDE ctrlr */
  161. #define CFG_WINBOND_ISA_CFG_ADDR 0x80005800 /*pci-isa bridge config addr */
  162. #define CFG_WINBOND_IDE_CFG_ADDR 0x80005900 /*ide config addr */
  163. #define CFG_IDE_MAXBUS 2 /* max. 2 IDE busses */
  164. #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
  165. /*
  166. * NS87308 Configuration
  167. */
  168. #define CFG_NS87308 /* Nat Semi super-io controller on ISA bus */
  169. #define CFG_NS87308_BADDR_10 1
  170. #define CFG_NS87308_DEVS ( CFG_NS87308_UART1 | \
  171. CFG_NS87308_UART2 | \
  172. CFG_NS87308_POWRMAN | \
  173. CFG_NS87308_RTC_APC )
  174. #undef CFG_NS87308_PS2MOD
  175. #define CFG_NS87308_CS0_BASE 0x0076
  176. #define CFG_NS87308_CS0_CONF 0x30
  177. #define CFG_NS87308_CS1_BASE 0x0075
  178. #define CFG_NS87308_CS1_CONF 0x30
  179. #define CFG_NS87308_CS2_BASE 0x0074
  180. #define CFG_NS87308_CS2_CONF 0x30
  181. /*
  182. * NS16550 Configuration
  183. */
  184. #define CFG_NS16550
  185. #define CFG_NS16550_SERIAL
  186. #define CFG_NS16550_REG_SIZE 1
  187. #if (CONFIG_CONS_INDEX > 2)
  188. #define CFG_NS16550_CLK CONFIG_DRAM_SPEED*1000000
  189. #else
  190. #define CFG_NS16550_CLK 1843200
  191. #endif
  192. #define CFG_NS16550_COM1 (CFG_ISA_IO + CFG_NS87308_UART1_BASE)
  193. #define CFG_NS16550_COM2 (CFG_ISA_IO + CFG_NS87308_UART2_BASE)
  194. #define CFG_NS16550_COM3 (CFG_EUMB_ADDR + 0x4500)
  195. #define CFG_NS16550_COM4 (CFG_EUMB_ADDR + 0x4600)
  196. /*
  197. * Low Level Configuration Settings
  198. * (address mappings, register initial values, etc.)
  199. * You should know what you are doing if you make changes here.
  200. */
  201. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  202. #define CFG_ROMNAL 7 /*rom/flash next access time */
  203. #define CFG_ROMFAL 11 /*rom/flash access time */
  204. #define CFG_REFINT 430 /* no of clock cycles between CBR refresh cycles */
  205. /* the following are for SDRAM only*/
  206. #define CFG_BSTOPRE 121 /* Burst To Precharge, sets open page interval */
  207. #define CFG_REFREC 8 /* Refresh to activate interval */
  208. #define CFG_RDLAT 4 /* data latency from read command */
  209. #define CFG_PRETOACT 3 /* Precharge to activate interval */
  210. #define CFG_ACTTOPRE 5 /* Activate to Precharge interval */
  211. #define CFG_ACTORW 3 /* Activate to R/W */
  212. #define CFG_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
  213. #define CFG_SDMODE_WRAP 0 /* SDMODE wrap type */
  214. #if 0
  215. #define CFG_SDMODE_BURSTLEN 2 /* OBSOLETE! SDMODE Burst length 2=4, 3=8 */
  216. #endif
  217. #define CFG_REGISTERD_TYPE_BUFFER 1
  218. #define CFG_EXTROM 1
  219. #define CFG_REGDIMM 0
  220. /* memory bank settings*/
  221. /*
  222. * only bits 20-29 are actually used from these vales to set the
  223. * start/end address the upper two bits will be 0, and the lower 20
  224. * bits will be set to 0x00000 for a start address, or 0xfffff for an
  225. * end address
  226. */
  227. #define CFG_BANK0_START 0x00000000
  228. #define CFG_BANK0_END (CFG_MAX_RAM_SIZE - 1)
  229. #define CFG_BANK0_ENABLE 1
  230. #define CFG_BANK1_START 0x3ff00000
  231. #define CFG_BANK1_END 0x3fffffff
  232. #define CFG_BANK1_ENABLE 0
  233. #define CFG_BANK2_START 0x3ff00000
  234. #define CFG_BANK2_END 0x3fffffff
  235. #define CFG_BANK2_ENABLE 0
  236. #define CFG_BANK3_START 0x3ff00000
  237. #define CFG_BANK3_END 0x3fffffff
  238. #define CFG_BANK3_ENABLE 0
  239. #define CFG_BANK4_START 0x00000000
  240. #define CFG_BANK4_END 0x00000000
  241. #define CFG_BANK4_ENABLE 0
  242. #define CFG_BANK5_START 0x00000000
  243. #define CFG_BANK5_END 0x00000000
  244. #define CFG_BANK5_ENABLE 0
  245. #define CFG_BANK6_START 0x00000000
  246. #define CFG_BANK6_END 0x00000000
  247. #define CFG_BANK6_ENABLE 0
  248. #define CFG_BANK7_START 0x00000000
  249. #define CFG_BANK7_END 0x00000000
  250. #define CFG_BANK7_ENABLE 0
  251. /*
  252. * Memory bank enable bitmask, specifying which of the banks defined above
  253. are actually present. MSB is for bank #7, LSB is for bank #0.
  254. */
  255. #define CFG_BANK_ENABLE 0x01
  256. #define CFG_ODCR 0xff /* configures line driver impedances, */
  257. /* see 8240 book for bit definitions */
  258. #define CFG_PGMAX 0x32 /* how long the 8240 retains the */
  259. /* currently accessed page in memory */
  260. /* see 8240 book for details */
  261. /* SDRAM 0 - 256MB */
  262. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  263. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  264. /* stack in DCACHE @ 1GB (no backing mem) */
  265. #if defined(USE_DINK32)
  266. #define CFG_IBAT1L (0x40000000 | BATL_PP_00 )
  267. #define CFG_IBAT1U (0x40000000 | BATU_BL_128K )
  268. #else
  269. #define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
  270. #define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  271. #endif
  272. /* PCI memory */
  273. #define CFG_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  274. #define CFG_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  275. /* Flash, config addrs, etc */
  276. #define CFG_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  277. #define CFG_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  278. #define CFG_DBAT0L CFG_IBAT0L
  279. #define CFG_DBAT0U CFG_IBAT0U
  280. #define CFG_DBAT1L CFG_IBAT1L
  281. #define CFG_DBAT1U CFG_IBAT1U
  282. #define CFG_DBAT2L CFG_IBAT2L
  283. #define CFG_DBAT2U CFG_IBAT2U
  284. #define CFG_DBAT3L CFG_IBAT3L
  285. #define CFG_DBAT3U CFG_IBAT3U
  286. /*
  287. * For booting Linux, the board info and command line data
  288. * have to be in the first 8 MB of memory, since this is
  289. * the maximum mapped by the Linux kernel during initialization.
  290. */
  291. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  292. /*-----------------------------------------------------------------------
  293. * FLASH organization
  294. */
  295. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  296. #define CFG_MAX_FLASH_SECT 20 /* max number of sectors on one chip */
  297. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  298. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  299. /*-----------------------------------------------------------------------
  300. * Cache Configuration
  301. */
  302. #define CFG_CACHELINE_SIZE 32 /* For MPC8240 CPU */
  303. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  304. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  305. #endif
  306. /*
  307. * Internal Definitions
  308. *
  309. * Boot Flags
  310. */
  311. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  312. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  313. /* values according to the manual */
  314. #define CONFIG_DRAM_50MHZ 1
  315. #define CONFIG_SDRAM_50MHZ
  316. #undef NR_8259_INTS
  317. #define NR_8259_INTS 1
  318. #define CONFIG_DISK_SPINUP_TIME 1000000
  319. #endif /* __CONFIG_H */