RPXlite.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /* Yoo. Jonghoon, IPone, yooth@ipone.co.kr
  24. * U-Boot port on RPXlite board
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #define RPXLite_50MHz
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #undef CONFIG_MPC860
  34. #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
  35. #define CONFIG_RPXLITE 1
  36. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  37. #undef CONFIG_8xx_CONS_SMC2
  38. #undef CONFIG_8xx_CONS_NONE
  39. #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
  40. #if 0
  41. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  42. #else
  43. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  44. #endif
  45. #undef CONFIG_BOOTARGS
  46. #define CONFIG_BOOTCOMMAND \
  47. "bootp; " \
  48. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  49. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  50. "bootm"
  51. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  52. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  53. #define CONFIG_BZIP2 /* Include support for bzip2 compressed images */
  54. #undef CONFIG_WATCHDOG /* watchdog disabled */
  55. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  56. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  57. #include <cmd_confdefs.h>
  58. /*
  59. * Miscellaneous configurable options
  60. */
  61. #define CFG_LONGHELP /* undef to save memory */
  62. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  63. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  64. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  65. #else
  66. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  67. #endif
  68. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  69. #define CFG_MAXARGS 16 /* max number of command args */
  70. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  71. #define CFG_MEMTEST_START 0x00400000 /* memtest works on */
  72. #define CFG_MEMTEST_END 0x00C00000 /* 4 ... 12 MB in DRAM */
  73. #define CFG_RESET_ADDRESS 0x09900000
  74. #define CFG_LOAD_ADDR 0x400000 /* default load address */
  75. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  76. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  77. /*
  78. * Low Level Configuration Settings
  79. * (address mappings, register initial values, etc.)
  80. * You should know what you are doing if you make changes here.
  81. */
  82. /*-----------------------------------------------------------------------
  83. * Internal Memory Mapped Register
  84. */
  85. #define CFG_IMMR 0xFA200000
  86. /*-----------------------------------------------------------------------
  87. * Definitions for initial stack pointer and data area (in DPRAM)
  88. */
  89. #define CFG_INIT_RAM_ADDR CFG_IMMR
  90. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  91. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  92. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  93. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  94. /*-----------------------------------------------------------------------
  95. * Start addresses for the final memory configuration
  96. * (Set up by the startup code)
  97. * Please note that CFG_SDRAM_BASE _must_ start at 0
  98. */
  99. #define CFG_SDRAM_BASE 0x00000000
  100. #define CFG_FLASH_BASE 0xFFC00000
  101. #define CFG_MONITOR_BASE TEXT_BASE
  102. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  103. #ifdef CONFIG_BZIP2
  104. #define CFG_MALLOC_LEN (4096 << 10) /* Reserve ~4 MB for malloc() */
  105. #else
  106. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
  107. #endif /* CONFIG_BZIP2 */
  108. /*
  109. * For booting Linux, the board info and command line data
  110. * have to be in the first 8 MB of memory, since this is
  111. * the maximum mapped by the Linux kernel during initialization.
  112. */
  113. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  114. /*-----------------------------------------------------------------------
  115. * FLASH organization
  116. */
  117. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  118. #define CFG_MAX_FLASH_SECT 19 /* max number of sectors on one chip */
  119. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  120. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  121. #define CFG_DIRECT_FLASH_TFTP
  122. #define CFG_ENV_IS_IN_FLASH 1
  123. #define CFG_ENV_SECT_SIZE 0x40000 /* We use one complete sector */
  124. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  125. #define CONFIG_ENV_OVERWRITE
  126. /*-----------------------------------------------------------------------
  127. * Cache Configuration
  128. */
  129. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  130. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  131. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  132. #endif
  133. /*-----------------------------------------------------------------------
  134. * SYPCR - System Protection Control 11-9
  135. * SYPCR can only be written once after reset!
  136. *-----------------------------------------------------------------------
  137. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  138. */
  139. #if defined(CONFIG_WATCHDOG)
  140. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  141. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  142. #else
  143. #define CFG_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  144. #endif
  145. /*-----------------------------------------------------------------------
  146. * SIUMCR - SIU Module Configuration 11-6
  147. *-----------------------------------------------------------------------
  148. * PCMCIA config., multi-function pin tri-state
  149. */
  150. #define CFG_SIUMCR (SIUMCR_MLRC10)
  151. /*-----------------------------------------------------------------------
  152. * TBSCR - Time Base Status and Control 11-26
  153. *-----------------------------------------------------------------------
  154. * Clear Reference Interrupt Status, Timebase freezing enabled
  155. */
  156. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
  157. /*-----------------------------------------------------------------------
  158. * RTCSC - Real-Time Clock Status and Control Register 11-27
  159. *-----------------------------------------------------------------------
  160. */
  161. /*%%%#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
  162. #define CFG_RTCSC (RTCSC_SEC | RTCSC_RTE)
  163. /*-----------------------------------------------------------------------
  164. * PISCR - Periodic Interrupt Status and Control 11-31
  165. *-----------------------------------------------------------------------
  166. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  167. */
  168. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  169. /*-----------------------------------------------------------------------
  170. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  171. *-----------------------------------------------------------------------
  172. * Reset PLL lock status sticky bit, timer expired status bit and timer
  173. * interrupt status bit
  174. *
  175. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  176. */
  177. /* up to 50 MHz we use a 1:1 clock */
  178. #define CFG_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )
  179. /*-----------------------------------------------------------------------
  180. * SCCR - System Clock and reset Control Register 15-27
  181. *-----------------------------------------------------------------------
  182. * Set clock output, timebase and RTC source and divider,
  183. * power management and some other internal clocks
  184. */
  185. #define SCCR_MASK SCCR_EBDF00
  186. /* up to 50 MHz we use a 1:1 clock */
  187. #define CFG_SCCR (SCCR_COM11 | SCCR_TBS)
  188. /*-----------------------------------------------------------------------
  189. * PCMCIA stuff
  190. *-----------------------------------------------------------------------
  191. *
  192. */
  193. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  194. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  195. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  196. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  197. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  198. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  199. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  200. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  201. /*-----------------------------------------------------------------------
  202. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  203. *-----------------------------------------------------------------------
  204. */
  205. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  206. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  207. #undef CONFIG_IDE_LED /* LED for ide not supported */
  208. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  209. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  210. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  211. #define CFG_ATA_IDE0_OFFSET 0x0000
  212. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  213. /* Offset for data I/O */
  214. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  215. /* Offset for normal register accesses */
  216. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  217. /* Offset for alternate registers */
  218. #define CFG_ATA_ALT_OFFSET 0x0100
  219. /*-----------------------------------------------------------------------
  220. *
  221. *-----------------------------------------------------------------------
  222. *
  223. */
  224. /*#define CFG_DER 0x2002000F*/
  225. #define CFG_DER 0
  226. /*
  227. * Init Memory Controller:
  228. *
  229. * BR0 and OR0 (FLASH)
  230. */
  231. #define FLASH_BASE_PRELIM 0xFE000000 /* FLASH base */
  232. #define CFG_PRELIM_OR_AM 0xFE000000 /* OR addr mask */
  233. /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */
  234. #define CFG_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI)
  235. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  236. #define CFG_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
  237. /*
  238. * BR1 and OR1 (SDRAM)
  239. *
  240. */
  241. #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
  242. #define SDRAM_MAX_SIZE 0x01000000 /* max 16 MB */
  243. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  244. #define CFG_OR_TIMING_SDRAM 0x00000E00
  245. #define CFG_OR1_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  246. #define CFG_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  247. /* RPXLITE mem setting */
  248. #define CFG_BR3_PRELIM 0xFA400001 /* BCSR */
  249. #define CFG_OR3_PRELIM 0xFFFF8910
  250. #define CFG_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */
  251. #define CFG_OR4_PRELIM 0xFFFE0970
  252. /*
  253. * Memory Periodic Timer Prescaler
  254. */
  255. /* periodic timer for refresh */
  256. #define CFG_MAMR_PTA 58
  257. /*
  258. * Refresh clock Prescalar
  259. */
  260. #define CFG_MPTPR MPTPR_PTP_DIV8
  261. /*
  262. * MAMR settings for SDRAM
  263. */
  264. /* 10 column SDRAM */
  265. #define CFG_MAMR_10COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  266. MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A12 | \
  267. MAMR_GPL_A4DIS | MAMR_RLFA_4X | MAMR_WLFA_3X | MAMR_TLFA_16X)
  268. /*
  269. * Internal Definitions
  270. *
  271. * Boot Flags
  272. */
  273. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  274. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  275. /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
  276. /* Configuration variable added by yooth. */
  277. /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
  278. /*
  279. * BCSRx
  280. *
  281. * Board Status and Control Registers
  282. *
  283. */
  284. #define BCSR0 0xFA400000
  285. #define BCSR1 0xFA400001
  286. #define BCSR2 0xFA400002
  287. #define BCSR3 0xFA400003
  288. #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
  289. #define BCSR0_ENNVRAM 0x02 /* CS4# Control */
  290. #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
  291. #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
  292. #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
  293. #define BCSR0_COLTEST 0x20
  294. #define BCSR0_ETHLPBK 0x40
  295. #define BCSR0_ETHEN 0x80
  296. #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
  297. #define BCSR1_PCVCTL6 0x02
  298. #define BCSR1_PCVCTL5 0x04
  299. #define BCSR1_PCVCTL4 0x08
  300. #define BCSR1_IPB5SEL 0x10
  301. #define BCSR2_ENPA5HDR 0x08 /* USB Control */
  302. #define BCSR2_ENUSBCLK 0x10
  303. #define BCSR2_USBPWREN 0x20
  304. #define BCSR2_USBSPD 0x40
  305. #define BCSR2_USBSUSP 0x80
  306. #define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */
  307. #define BCSR3_BWNVR 0x02 /* NVRAM Battery */
  308. #define BCSR3_RDY_BSY 0x04 /* Flash Operation */
  309. #define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */
  310. #define BCSR3_D27 0x10 /* Dip Switch settings */
  311. #define BCSR3_D26 0x20
  312. #define BCSR3_D25 0x40
  313. #define BCSR3_D24 0x80
  314. #endif /* __CONFIG_H */