ddr.c 1.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <i2c.h>
  10. #include <asm/fsl_ddr_sdram.h>
  11. static void
  12. get_spd(ddr1_spd_eeprom_t *spd, unsigned char i2c_address)
  13. {
  14. i2c_read(i2c_address, 0, 1, (uchar *)spd, sizeof(ddr1_spd_eeprom_t));
  15. }
  16. unsigned int
  17. fsl_ddr_get_mem_data_rate(void)
  18. {
  19. return get_ddr_freq(0);
  20. }
  21. void
  22. fsl_ddr_get_spd(ddr1_spd_eeprom_t *ctrl_dimms_spd,
  23. unsigned int ctrl_num)
  24. {
  25. unsigned int i;
  26. unsigned int i2c_address = 0;
  27. for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
  28. if (ctrl_num == 0 && i == 0) {
  29. i2c_address = SPD_EEPROM_ADDRESS;
  30. }
  31. get_spd(&(ctrl_dimms_spd[i]), i2c_address);
  32. }
  33. }
  34. void fsl_ddr_board_options(memctl_options_t *popts, unsigned int ctrl_num)
  35. {
  36. /*
  37. * Factors to consider for CPO:
  38. * - frequency
  39. * - ddr1 vs. ddr2
  40. */
  41. popts->cpo_override = 0;
  42. /*
  43. * Factors to consider for write data delay:
  44. * - number of DIMMs
  45. *
  46. * 1 = 1/4 clock delay
  47. * 2 = 1/2 clock delay
  48. * 3 = 3/4 clock delay
  49. * 4 = 1 clock delay
  50. * 5 = 5/4 clock delay
  51. * 6 = 3/2 clock delay
  52. */
  53. popts->write_data_delay = 3;
  54. /*
  55. * Factors to consider for half-strength driver enable:
  56. * - number of DIMMs installed
  57. */
  58. popts->half_strength_driver_enable = 0;
  59. }