ether.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288
  1. /*
  2. * (C) Copyright 2003
  3. * Author : Hamid Ikdoumi (Atmel)
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <at91rm9200_net.h>
  24. #include <net.h>
  25. /* ----- Ethernet Buffer definitions ----- */
  26. typedef struct {
  27. unsigned long addr, size;
  28. } rbf_t;
  29. #define RBF_ADDR 0xfffffffc
  30. #define RBF_OWNER (1<<0)
  31. #define RBF_WRAP (1<<1)
  32. #define RBF_BROADCAST (1<<31)
  33. #define RBF_MULTICAST (1<<30)
  34. #define RBF_UNICAST (1<<29)
  35. #define RBF_EXTERNAL (1<<28)
  36. #define RBF_UNKOWN (1<<27)
  37. #define RBF_SIZE 0x07ff
  38. #define RBF_LOCAL4 (1<<26)
  39. #define RBF_LOCAL3 (1<<25)
  40. #define RBF_LOCAL2 (1<<24)
  41. #define RBF_LOCAL1 (1<<23)
  42. #define RBF_FRAMEMAX 64
  43. #define RBF_FRAMELEN 0x600
  44. #ifdef CONFIG_DRIVER_ETHER
  45. #if (CONFIG_COMMANDS & CFG_CMD_NET)
  46. /* alignment as per Errata #11 (64 bytes) is insufficient! */
  47. rbf_t rbfdt[RBF_FRAMEMAX] __attribute((aligned(512)));
  48. rbf_t *rbfp;
  49. unsigned char rbf_framebuf[RBF_FRAMEMAX][RBF_FRAMELEN] __attribute((aligned(4)));
  50. /* structure to interface the PHY */
  51. AT91S_PhyOps PhyOps;
  52. AT91PS_EMAC p_mac;
  53. /*********** EMAC Phy layer Management functions *************************/
  54. /*
  55. * Name:
  56. * at91rm9200_EmacEnableMDIO
  57. * Description:
  58. * Enables the MDIO bit in MAC control register
  59. * Arguments:
  60. * p_mac - pointer to struct AT91S_EMAC
  61. * Return value:
  62. * none
  63. */
  64. void at91rm9200_EmacEnableMDIO (AT91PS_EMAC p_mac)
  65. {
  66. /* Mac CTRL reg set for MDIO enable */
  67. p_mac->EMAC_CTL |= AT91C_EMAC_MPE; /* Management port enable */
  68. }
  69. /*
  70. * Name:
  71. * at91rm9200_EmacDisableMDIO
  72. * Description:
  73. * Disables the MDIO bit in MAC control register
  74. * Arguments:
  75. * p_mac - pointer to struct AT91S_EMAC
  76. * Return value:
  77. * none
  78. */
  79. void at91rm9200_EmacDisableMDIO (AT91PS_EMAC p_mac)
  80. {
  81. /* Mac CTRL reg set for MDIO disable */
  82. p_mac->EMAC_CTL &= ~AT91C_EMAC_MPE; /* Management port disable */
  83. }
  84. /*
  85. * Name:
  86. * at91rm9200_EmacReadPhy
  87. * Description:
  88. * Reads data from the PHY register
  89. * Arguments:
  90. * dev - pointer to struct net_device
  91. * RegisterAddress - unsigned char
  92. * pInput - pointer to value read from register
  93. * Return value:
  94. * TRUE - if data read successfully
  95. */
  96. UCHAR at91rm9200_EmacReadPhy (AT91PS_EMAC p_mac,
  97. unsigned char RegisterAddress,
  98. unsigned short *pInput)
  99. {
  100. p_mac->EMAC_MAN = (AT91C_EMAC_HIGH & ~AT91C_EMAC_LOW) |
  101. (AT91C_EMAC_RW_R) |
  102. (RegisterAddress << 18) |
  103. (AT91C_EMAC_CODE_802_3);
  104. udelay (10000);
  105. *pInput = (unsigned short) p_mac->EMAC_MAN;
  106. return TRUE;
  107. }
  108. /*
  109. * Name:
  110. * at91rm9200_EmacWritePhy
  111. * Description:
  112. * Writes data to the PHY register
  113. * Arguments:
  114. * dev - pointer to struct net_device
  115. * RegisterAddress - unsigned char
  116. * pOutput - pointer to value to be written in the register
  117. * Return value:
  118. * TRUE - if data read successfully
  119. */
  120. UCHAR at91rm9200_EmacWritePhy (AT91PS_EMAC p_mac,
  121. unsigned char RegisterAddress,
  122. unsigned short *pOutput)
  123. {
  124. p_mac->EMAC_MAN = (AT91C_EMAC_HIGH & ~AT91C_EMAC_LOW) |
  125. AT91C_EMAC_CODE_802_3 | AT91C_EMAC_RW_W |
  126. (RegisterAddress << 18) | *pOutput;
  127. udelay (10000);
  128. return TRUE;
  129. }
  130. int eth_init (bd_t * bd)
  131. {
  132. int ret;
  133. int i;
  134. p_mac = AT91C_BASE_EMAC;
  135. /* PIO Disable Register */
  136. *AT91C_PIOA_PDR = AT91C_PA16_EMDIO | AT91C_PA15_EMDC | AT91C_PA14_ERXER |
  137. AT91C_PA13_ERX1 | AT91C_PA12_ERX0 | AT91C_PA11_ECRS_ECRSDV |
  138. AT91C_PA10_ETX1 | AT91C_PA9_ETX0 | AT91C_PA8_ETXEN |
  139. AT91C_PA7_ETXCK_EREFCK;
  140. #ifdef CONFIG_AT91C_USE_RMII
  141. *AT91C_PIOB_PDR = AT91C_PB19_ERXCK;
  142. *AT91C_PIOB_BSR = AT91C_PB19_ERXCK;
  143. #else
  144. *AT91C_PIOB_PDR = AT91C_PB19_ERXCK | AT91C_PB18_ECOL | AT91C_PB17_ERXDV |
  145. AT91C_PB16_ERX3 | AT91C_PB15_ERX2 | AT91C_PB14_ETXER |
  146. AT91C_PB13_ETX3 | AT91C_PB12_ETX2;
  147. /* Select B Register */
  148. *AT91C_PIOB_BSR = AT91C_PB19_ERXCK | AT91C_PB18_ECOL |
  149. AT91C_PB17_ERXDV | AT91C_PB16_ERX3 | AT91C_PB15_ERX2 |
  150. AT91C_PB14_ETXER | AT91C_PB13_ETX3 | AT91C_PB12_ETX2;
  151. #endif
  152. *AT91C_PMC_PCER = 1 << AT91C_ID_EMAC; /* Peripheral Clock Enable Register */
  153. p_mac->EMAC_CFG |= AT91C_EMAC_CSR; /* Clear statistics */
  154. /* Init Ehternet buffers */
  155. for (i = 0; i < RBF_FRAMEMAX; i++) {
  156. rbfdt[i].addr = rbf_framebuf[i];
  157. rbfdt[i].size = 0;
  158. }
  159. rbfdt[RBF_FRAMEMAX - 1].addr |= RBF_WRAP;
  160. rbfp = &rbfdt[0];
  161. p_mac->EMAC_SA2L = (bd->bi_enetaddr[3] << 24) | (bd->bi_enetaddr[2] << 16)
  162. | (bd->bi_enetaddr[1] << 8) | (bd->bi_enetaddr[0]);
  163. p_mac->EMAC_SA2H = (bd->bi_enetaddr[5] << 8) | (bd->bi_enetaddr[4]);
  164. p_mac->EMAC_RBQP = (long) (&rbfdt[0]);
  165. p_mac->EMAC_RSR &= ~(AT91C_EMAC_RSR_OVR | AT91C_EMAC_REC | AT91C_EMAC_BNA);
  166. p_mac->EMAC_CFG = (p_mac->EMAC_CFG | AT91C_EMAC_CAF | AT91C_EMAC_NBC)
  167. & ~AT91C_EMAC_CLK;
  168. #ifdef CONFIG_AT91C_USE_RMII
  169. p_mac->EMAC_CFG |= AT91C_EMAC_RMII;
  170. #endif
  171. #if (AT91C_MASTER_CLOCK > 40000000)
  172. /* MDIO clock must not exceed 2.5 MHz, so enable MCK divider */
  173. p_mac->EMAC_CFG |= AT91C_EMAC_CLK_HCLK_64;
  174. #endif
  175. p_mac->EMAC_CTL |= AT91C_EMAC_TE | AT91C_EMAC_RE;
  176. at91rm9200_GetPhyInterface (& PhyOps);
  177. if (!PhyOps.IsPhyConnected (p_mac))
  178. printf ("PHY not connected!!\n\r");
  179. /* MII management start from here */
  180. if (!(p_mac->EMAC_SR & AT91C_EMAC_LINK)) {
  181. if (!(ret = PhyOps.Init (p_mac))) {
  182. printf ("MAC: error during MII initialization\n");
  183. return 0;
  184. }
  185. } else {
  186. printf ("No link\n\r");
  187. return 0;
  188. }
  189. return 0;
  190. }
  191. int eth_send (volatile void *packet, int length)
  192. {
  193. while (!(p_mac->EMAC_TSR & AT91C_EMAC_BNQ));
  194. p_mac->EMAC_TAR = (long) packet;
  195. p_mac->EMAC_TCR = length;
  196. while (p_mac->EMAC_TCR & 0x7ff);
  197. p_mac->EMAC_TSR |= AT91C_EMAC_COMP;
  198. return 0;
  199. }
  200. int eth_rx (void)
  201. {
  202. int size;
  203. if (!(rbfp->addr & RBF_OWNER))
  204. return 0;
  205. size = rbfp->size & RBF_SIZE;
  206. NetReceive ((volatile uchar *) (rbfp->addr & RBF_ADDR), size);
  207. rbfp->addr &= ~RBF_OWNER;
  208. if (rbfp->addr & RBF_WRAP)
  209. rbfp = &rbfdt[0];
  210. else
  211. rbfp++;
  212. p_mac->EMAC_RSR |= AT91C_EMAC_REC;
  213. return size;
  214. }
  215. void eth_halt (void)
  216. {
  217. };
  218. #if (CONFIG_COMMANDS & CFG_CMD_MII)
  219. int miiphy_read(unsigned char addr, unsigned char reg, unsigned short * value)
  220. {
  221. at91rm9200_EmacEnableMDIO (p_mac);
  222. at91rm9200_EmacReadPhy (p_mac, reg, value);
  223. at91rm9200_EmacDisableMDIO (p_mac);
  224. return 0;
  225. }
  226. int miiphy_write(unsigned char addr, unsigned char reg, unsigned short value)
  227. {
  228. at91rm9200_EmacEnableMDIO (p_mac);
  229. at91rm9200_EmacWritePhy (p_mac, reg, &value);
  230. at91rm9200_EmacDisableMDIO (p_mac);
  231. return 0;
  232. }
  233. #endif /* CONFIG_COMMANDS & CFG_CMD_MII */
  234. #endif /* CONFIG_COMMANDS & CFG_CMD_NET */
  235. #endif /* CONFIG_DRIVER_ETHER */