cpu.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671
  1. /*
  2. * Copyright (C) 2004-2006 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * CPU specific code for the MPC83xx family.
  24. *
  25. * Derived from the MPC8260 and MPC85xx.
  26. */
  27. #include <common.h>
  28. #include <watchdog.h>
  29. #include <command.h>
  30. #include <mpc83xx.h>
  31. #include <asm/processor.h>
  32. #if defined(CONFIG_OF_FLAT_TREE)
  33. #include <ft_build.h>
  34. #endif
  35. #if defined(CONFIG_OF_LIBFDT)
  36. #include <libfdt.h>
  37. #include <libfdt_env.h>
  38. #endif
  39. DECLARE_GLOBAL_DATA_PTR;
  40. int checkcpu(void)
  41. {
  42. volatile immap_t *immr;
  43. ulong clock = gd->cpu_clk;
  44. u32 pvr = get_pvr();
  45. u32 spridr;
  46. char buf[32];
  47. immr = (immap_t *)CFG_IMMR;
  48. puts("CPU: ");
  49. switch (pvr & 0xffff0000) {
  50. case PVR_E300C1:
  51. printf("e300c1, ");
  52. break;
  53. case PVR_E300C2:
  54. printf("e300c2, ");
  55. break;
  56. case PVR_E300C3:
  57. printf("e300c3, ");
  58. break;
  59. default:
  60. printf("Unknown core, ");
  61. }
  62. spridr = immr->sysconf.spridr;
  63. switch(spridr) {
  64. case SPR_8349E_REV10:
  65. case SPR_8349E_REV11:
  66. case SPR_8349E_REV31:
  67. puts("MPC8349E, ");
  68. break;
  69. case SPR_8349_REV10:
  70. case SPR_8349_REV11:
  71. case SPR_8349_REV31:
  72. puts("MPC8349, ");
  73. break;
  74. case SPR_8347E_REV10_TBGA:
  75. case SPR_8347E_REV11_TBGA:
  76. case SPR_8347E_REV31_TBGA:
  77. case SPR_8347E_REV10_PBGA:
  78. case SPR_8347E_REV11_PBGA:
  79. case SPR_8347E_REV31_PBGA:
  80. puts("MPC8347E, ");
  81. break;
  82. case SPR_8347_REV10_TBGA:
  83. case SPR_8347_REV11_TBGA:
  84. case SPR_8347_REV31_TBGA:
  85. case SPR_8347_REV10_PBGA:
  86. case SPR_8347_REV11_PBGA:
  87. case SPR_8347_REV31_PBGA:
  88. puts("MPC8347, ");
  89. break;
  90. case SPR_8343E_REV10:
  91. case SPR_8343E_REV11:
  92. case SPR_8343E_REV31:
  93. puts("MPC8343E, ");
  94. break;
  95. case SPR_8343_REV10:
  96. case SPR_8343_REV11:
  97. case SPR_8343_REV31:
  98. puts("MPC8343, ");
  99. break;
  100. case SPR_8360E_REV10:
  101. case SPR_8360E_REV11:
  102. case SPR_8360E_REV12:
  103. case SPR_8360E_REV20:
  104. puts("MPC8360E, ");
  105. break;
  106. case SPR_8360_REV10:
  107. case SPR_8360_REV11:
  108. case SPR_8360_REV12:
  109. case SPR_8360_REV20:
  110. puts("MPC8360, ");
  111. break;
  112. case SPR_8323E_REV10:
  113. case SPR_8323E_REV11:
  114. puts("MPC8323E, ");
  115. break;
  116. case SPR_8323_REV10:
  117. case SPR_8323_REV11:
  118. puts("MPC8323, ");
  119. break;
  120. case SPR_8321E_REV10:
  121. case SPR_8321E_REV11:
  122. puts("MPC8321E, ");
  123. break;
  124. case SPR_8321_REV10:
  125. case SPR_8321_REV11:
  126. puts("MPC8321, ");
  127. break;
  128. case SPR_8311_REV10:
  129. puts("MPC8311, ");
  130. break;
  131. case SPR_8311E_REV10:
  132. puts("MPC8311E, ");
  133. break;
  134. case SPR_8313_REV10:
  135. puts("MPC8313, ");
  136. break;
  137. case SPR_8313E_REV10:
  138. puts("MPC8313E, ");
  139. break;
  140. default:
  141. puts("Rev: Unknown revision number.\nWarning: Unsupported cpu revision!\n");
  142. return 0;
  143. }
  144. #if defined(CONFIG_MPC834X)
  145. /* Multiple revisons of 834x processors may have the same SPRIDR value.
  146. * So use PVR to identify the revision number.
  147. */
  148. printf("Rev: %02x at %s MHz\n", PVR_MAJ(pvr)<<4 | PVR_MIN(pvr), strmhz(buf, clock));
  149. #else
  150. printf("Rev: %02x at %s MHz\n", spridr & 0x0000FFFF, strmhz(buf, clock));
  151. #endif
  152. return 0;
  153. }
  154. /*
  155. * Program a UPM with the code supplied in the table.
  156. *
  157. * The 'dummy' variable is used to increment the MAD. 'dummy' is
  158. * supposed to be a pointer to the memory of the device being
  159. * programmed by the UPM. The data in the MDR is written into
  160. * memory and the MAD is incremented every time there's a read
  161. * from 'dummy'. Unfortunately, the current prototype for this
  162. * function doesn't allow for passing the address of this
  163. * device, and changing the prototype will break a number lots
  164. * of other code, so we need to use a round-about way of finding
  165. * the value for 'dummy'.
  166. *
  167. * The value can be extracted from the base address bits of the
  168. * Base Register (BR) associated with the specific UPM. To find
  169. * that BR, we need to scan all 8 BRs until we find the one that
  170. * has its MSEL bits matching the UPM we want. Once we know the
  171. * right BR, we can extract the base address bits from it.
  172. *
  173. * The MxMR and the BR and OR of the chosen bank should all be
  174. * configured before calling this function.
  175. *
  176. * Parameters:
  177. * upm: 0=UPMA, 1=UPMB, 2=UPMC
  178. * table: Pointer to an array of values to program
  179. * size: Number of elements in the array. Must be 64 or less.
  180. */
  181. void upmconfig (uint upm, uint *table, uint size)
  182. {
  183. #if defined(CONFIG_MPC834X)
  184. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  185. volatile lbus83xx_t *lbus = &immap->lbus;
  186. volatile uchar *dummy = NULL;
  187. const u32 msel = (upm + 4) << BR_MSEL_SHIFT; /* What the MSEL field in BRn should be */
  188. volatile u32 *mxmr = &lbus->mamr + upm; /* Pointer to mamr, mbmr, or mcmr */
  189. uint i;
  190. /* Scan all the banks to determine the base address of the device */
  191. for (i = 0; i < 8; i++) {
  192. if ((lbus->bank[i].br & BR_MSEL) == msel) {
  193. dummy = (uchar *) (lbus->bank[i].br & BR_BA);
  194. break;
  195. }
  196. }
  197. if (!dummy) {
  198. printf("Error: %s() could not find matching BR\n", __FUNCTION__);
  199. hang();
  200. }
  201. /* Set the OP field in the MxMR to "write" and the MAD field to 000000 */
  202. *mxmr = (*mxmr & 0xCFFFFFC0) | 0x10000000;
  203. for (i = 0; i < size; i++) {
  204. lbus->mdr = table[i];
  205. __asm__ __volatile__ ("sync");
  206. *dummy; /* Write the value to memory and increment MAD */
  207. __asm__ __volatile__ ("sync");
  208. }
  209. /* Set the OP field in the MxMR to "normal" and the MAD field to 000000 */
  210. *mxmr &= 0xCFFFFFC0;
  211. #else
  212. printf("Error: %s() not defined for this configuration.\n", __FUNCTION__);
  213. hang();
  214. #endif
  215. }
  216. int
  217. do_reset (cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
  218. {
  219. ulong msr;
  220. #ifndef MPC83xx_RESET
  221. ulong addr;
  222. #endif
  223. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  224. #ifdef MPC83xx_RESET
  225. /* Interrupts and MMU off */
  226. __asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
  227. msr &= ~( MSR_EE | MSR_IR | MSR_DR);
  228. __asm__ __volatile__ ("mtmsr %0"::"r" (msr));
  229. /* enable Reset Control Reg */
  230. immap->reset.rpr = 0x52535445;
  231. __asm__ __volatile__ ("sync");
  232. __asm__ __volatile__ ("isync");
  233. /* confirm Reset Control Reg is enabled */
  234. while(!((immap->reset.rcer) & RCER_CRE));
  235. printf("Resetting the board.");
  236. printf("\n");
  237. udelay(200);
  238. /* perform reset, only one bit */
  239. immap->reset.rcr = RCR_SWHR;
  240. #else /* ! MPC83xx_RESET */
  241. immap->reset.rmr = RMR_CSRE; /* Checkstop Reset enable */
  242. /* Interrupts and MMU off */
  243. __asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
  244. msr &= ~(MSR_ME | MSR_EE | MSR_IR | MSR_DR);
  245. __asm__ __volatile__ ("mtmsr %0"::"r" (msr));
  246. /*
  247. * Trying to execute the next instruction at a non-existing address
  248. * should cause a machine check, resulting in reset
  249. */
  250. addr = CFG_RESET_ADDRESS;
  251. printf("resetting the board.");
  252. printf("\n");
  253. ((void (*)(void)) addr) ();
  254. #endif /* MPC83xx_RESET */
  255. return 1;
  256. }
  257. /*
  258. * Get timebase clock frequency (like cpu_clk in Hz)
  259. */
  260. unsigned long get_tbclk(void)
  261. {
  262. ulong tbclk;
  263. tbclk = (gd->bus_clk + 3L) / 4L;
  264. return tbclk;
  265. }
  266. #if defined(CONFIG_WATCHDOG)
  267. void watchdog_reset (void)
  268. {
  269. int re_enable = disable_interrupts();
  270. /* Reset the 83xx watchdog */
  271. volatile immap_t *immr = (immap_t *) CFG_IMMR;
  272. immr->wdt.swsrr = 0x556c;
  273. immr->wdt.swsrr = 0xaa39;
  274. if (re_enable)
  275. enable_interrupts ();
  276. }
  277. #endif
  278. #if defined(CONFIG_OF_LIBFDT)
  279. /*
  280. * "Setter" functions used to add/modify FDT entries.
  281. */
  282. static int fdt_set_eth0(void *fdt, int nodeoffset, const char *name, bd_t *bd)
  283. {
  284. /*
  285. * Fix it up if it exists, don't create it if it doesn't exist.
  286. */
  287. if (fdt_get_property(fdt, nodeoffset, name, 0)) {
  288. return fdt_setprop(fdt, nodeoffset, name, bd->bi_enetaddr, 6);
  289. }
  290. return -FDT_ERR_NOTFOUND;
  291. }
  292. #ifdef CONFIG_HAS_ETH1
  293. /* second onboard ethernet port */
  294. static int fdt_set_eth1(void *fdt, int nodeoffset, const char *name, bd_t *bd)
  295. {
  296. /*
  297. * Fix it up if it exists, don't create it if it doesn't exist.
  298. */
  299. if (fdt_get_property(fdt, nodeoffset, name, 0)) {
  300. return fdt_setprop(fdt, nodeoffset, name, bd->bi_enet1addr, 6);
  301. }
  302. return -FDT_ERR_NOTFOUND;
  303. }
  304. #endif
  305. #ifdef CONFIG_HAS_ETH2
  306. /* third onboard ethernet port */
  307. static int fdt_set_eth2(void *fdt, int nodeoffset, const char *name, bd_t *bd)
  308. {
  309. /*
  310. * Fix it up if it exists, don't create it if it doesn't exist.
  311. */
  312. if (fdt_get_property(fdt, nodeoffset, name, 0)) {
  313. return fdt_setprop(fdt, nodeoffset, name, bd->bi_enet2addr, 6);
  314. }
  315. return -FDT_ERR_NOTFOUND;
  316. }
  317. #endif
  318. #ifdef CONFIG_HAS_ETH3
  319. /* fourth onboard ethernet port */
  320. static int fdt_set_eth3(void *fdt, int nodeoffset, const char *name, bd_t *bd)
  321. {
  322. /*
  323. * Fix it up if it exists, don't create it if it doesn't exist.
  324. */
  325. if (fdt_get_property(fdt, nodeoffset, name, 0)) {
  326. return fdt_setprop(fdt, nodeoffset, name, bd->bi_enet3addr, 6);
  327. }
  328. return -FDT_ERR_NOTFOUND;
  329. }
  330. #endif
  331. static int fdt_set_busfreq(void *fdt, int nodeoffset, const char *name, bd_t *bd)
  332. {
  333. u32 tmp;
  334. /*
  335. * Create or update the property.
  336. */
  337. tmp = cpu_to_be32(bd->bi_busfreq);
  338. return fdt_setprop(fdt, nodeoffset, name, &tmp, sizeof(tmp));
  339. }
  340. /*
  341. * Fixups to the fdt. If "create" is TRUE, the node is created
  342. * unconditionally. If "create" is FALSE, the node is updated
  343. * only if it already exists.
  344. */
  345. static const struct {
  346. char *node;
  347. char *prop;
  348. int (*set_fn)(void *fdt, int nodeoffset, const char *name, bd_t *bd);
  349. } fixup_props[] = {
  350. { "/cpus/" OF_CPU,
  351. "bus-frequency",
  352. fdt_set_busfreq
  353. },
  354. { "/cpus/" OF_SOC,
  355. "bus-frequency",
  356. fdt_set_busfreq
  357. },
  358. { "/" OF_SOC "/serial@4500/",
  359. "clock-frequency",
  360. fdt_set_busfreq
  361. },
  362. { "/" OF_SOC "/serial@4600/",
  363. "clock-frequency",
  364. fdt_set_busfreq
  365. },
  366. #ifdef CONFIG_MPC83XX_TSEC1
  367. { "/" OF_SOC "/ethernet@24000,
  368. "mac-address",
  369. fdt_set_eth0
  370. },
  371. { "/" OF_SOC "/ethernet@24000,
  372. "local-mac-address",
  373. fdt_set_eth0
  374. },
  375. #endif
  376. #ifdef CONFIG_MPC83XX_TSEC2
  377. { "/" OF_SOC "/ethernet@25000,
  378. "mac-address",
  379. fdt_set_eth1
  380. },
  381. { "/" OF_SOC "/ethernet@25000,
  382. "local-mac-address",
  383. fdt_set_eth1
  384. },
  385. #endif
  386. #ifdef CONFIG_UEC_ETH1
  387. #if CFG_UEC1_UCC_NUM == 0 /* UCC1 */
  388. { "/" OF_QE "/ucc@2000/mac-address",
  389. "mac-address",
  390. fdt_set_eth0
  391. },
  392. { "/" OF_QE "/ucc@2000/mac-address",
  393. "local-mac-address",
  394. fdt_set_eth0
  395. },
  396. #elif CFG_UEC1_UCC_NUM == 2 /* UCC3 */
  397. { "/" OF_QE "/ucc@2200/mac-address",
  398. "mac-address",
  399. fdt_set_eth0
  400. },
  401. { "/" OF_QE "/ucc@2200/mac-address",
  402. "local-mac-address",
  403. fdt_set_eth0
  404. },
  405. #endif
  406. #endif
  407. #ifdef CONFIG_UEC_ETH2
  408. #if CFG_UEC2_UCC_NUM == 1 /* UCC2 */
  409. { "/" OF_QE "/ucc@3000/mac-address",
  410. "mac-address",
  411. fdt_set_eth1
  412. },
  413. { "/" OF_QE "/ucc@3000/mac-address",
  414. "local-mac-address",
  415. fdt_set_eth1
  416. },
  417. #elif CFG_UEC1_UCC_NUM == 3 /* UCC4 */
  418. { "/" OF_QE "/ucc@3200/mac-address",
  419. "mac-address",
  420. fdt_set_eth1
  421. },
  422. { "/" OF_QE "/ucc@3200/mac-address",
  423. "local-mac-address",
  424. fdt_set_eth1
  425. },
  426. #endif
  427. #endif
  428. };
  429. void
  430. ft_cpu_setup(void *blob, bd_t *bd)
  431. {
  432. int nodeoffset;
  433. int err;
  434. int j;
  435. for (j = 0; j < (sizeof(fixup_props) / sizeof(fixup_props[0])); j++) {
  436. nodeoffset = fdt_path_offset(fdt, fixup_props[j].node);
  437. if (nodeoffset >= 0) {
  438. err = (*fixup_props[j].set_fn)(blob, nodeoffset, fixup_props[j].prop, bd);
  439. if (err < 0)
  440. printf("set_fn/libfdt: %s %s returned %s\n",
  441. fixup_props[j].node,
  442. fixup_props[j].prop,
  443. fdt_strerror(err));
  444. }
  445. }
  446. }
  447. #endif
  448. #if defined(CONFIG_OF_FLAT_TREE)
  449. void
  450. ft_cpu_setup(void *blob, bd_t *bd)
  451. {
  452. u32 *p;
  453. int len;
  454. ulong clock;
  455. clock = bd->bi_busfreq;
  456. p = ft_get_prop(blob, "/cpus/" OF_CPU "/bus-frequency", &len);
  457. if (p != NULL)
  458. *p = cpu_to_be32(clock);
  459. p = ft_get_prop(blob, "/" OF_SOC "/bus-frequency", &len);
  460. if (p != NULL)
  461. *p = cpu_to_be32(clock);
  462. p = ft_get_prop(blob, "/" OF_SOC "/serial@4500/clock-frequency", &len);
  463. if (p != NULL)
  464. *p = cpu_to_be32(clock);
  465. p = ft_get_prop(blob, "/" OF_SOC "/serial@4600/clock-frequency", &len);
  466. if (p != NULL)
  467. *p = cpu_to_be32(clock);
  468. #ifdef CONFIG_MPC83XX_TSEC1
  469. p = ft_get_prop(blob, "/" OF_SOC "/ethernet@24000/mac-address", &len);
  470. if (p != NULL)
  471. memcpy(p, bd->bi_enetaddr, 6);
  472. p = ft_get_prop(blob, "/" OF_SOC "/ethernet@24000/local-mac-address", &len);
  473. if (p != NULL)
  474. memcpy(p, bd->bi_enetaddr, 6);
  475. #endif
  476. #ifdef CONFIG_MPC83XX_TSEC2
  477. p = ft_get_prop(blob, "/" OF_SOC "/ethernet@25000/mac-address", &len);
  478. if (p != NULL)
  479. memcpy(p, bd->bi_enet1addr, 6);
  480. p = ft_get_prop(blob, "/" OF_SOC "/ethernet@25000/local-mac-address", &len);
  481. if (p != NULL)
  482. memcpy(p, bd->bi_enet1addr, 6);
  483. #endif
  484. #ifdef CONFIG_UEC_ETH1
  485. #if CFG_UEC1_UCC_NUM == 0 /* UCC1 */
  486. p = ft_get_prop(blob, "/" OF_QE "/ucc@2000/mac-address", &len);
  487. if (p != NULL)
  488. memcpy(p, bd->bi_enetaddr, 6);
  489. p = ft_get_prop(blob, "/" OF_QE "/ucc@2000/local-mac-address", &len);
  490. if (p != NULL)
  491. memcpy(p, bd->bi_enetaddr, 6);
  492. #elif CFG_UEC1_UCC_NUM == 2 /* UCC3 */
  493. p = ft_get_prop(blob, "/" OF_QE "/ucc@2200/mac-address", &len);
  494. if (p != NULL)
  495. memcpy(p, bd->bi_enetaddr, 6);
  496. p = ft_get_prop(blob, "/" OF_QE "/ucc@2200/local-mac-address", &len);
  497. if (p != NULL)
  498. memcpy(p, bd->bi_enetaddr, 6);
  499. #endif
  500. #endif
  501. #ifdef CONFIG_UEC_ETH2
  502. #if CFG_UEC2_UCC_NUM == 1 /* UCC2 */
  503. p = ft_get_prop(blob, "/" OF_QE "/ucc@3000/mac-address", &len);
  504. if (p != NULL)
  505. memcpy(p, bd->bi_enet1addr, 6);
  506. p = ft_get_prop(blob, "/" OF_QE "/ucc@3000/local-mac-address", &len);
  507. if (p != NULL)
  508. memcpy(p, bd->bi_enet1addr, 6);
  509. #elif CFG_UEC2_UCC_NUM == 3 /* UCC4 */
  510. p = ft_get_prop(blob, "/" OF_QE "/ucc@3200/mac-address", &len);
  511. if (p != NULL)
  512. memcpy(p, bd->bi_enet1addr, 6);
  513. p = ft_get_prop(blob, "/" OF_QE "/ucc@3200/local-mac-address", &len);
  514. if (p != NULL)
  515. memcpy(p, bd->bi_enet1addr, 6);
  516. #endif
  517. #endif
  518. }
  519. #endif
  520. #if defined(CONFIG_DDR_ECC)
  521. void dma_init(void)
  522. {
  523. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  524. volatile dma83xx_t *dma = &immap->dma;
  525. volatile u32 status = swab32(dma->dmasr0);
  526. volatile u32 dmamr0 = swab32(dma->dmamr0);
  527. debug("DMA-init\n");
  528. /* initialize DMASARn, DMADAR and DMAABCRn */
  529. dma->dmadar0 = (u32)0;
  530. dma->dmasar0 = (u32)0;
  531. dma->dmabcr0 = 0;
  532. __asm__ __volatile__ ("sync");
  533. __asm__ __volatile__ ("isync");
  534. /* clear CS bit */
  535. dmamr0 &= ~DMA_CHANNEL_START;
  536. dma->dmamr0 = swab32(dmamr0);
  537. __asm__ __volatile__ ("sync");
  538. __asm__ __volatile__ ("isync");
  539. /* while the channel is busy, spin */
  540. while(status & DMA_CHANNEL_BUSY) {
  541. status = swab32(dma->dmasr0);
  542. }
  543. debug("DMA-init end\n");
  544. }
  545. uint dma_check(void)
  546. {
  547. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  548. volatile dma83xx_t *dma = &immap->dma;
  549. volatile u32 status = swab32(dma->dmasr0);
  550. volatile u32 byte_count = swab32(dma->dmabcr0);
  551. /* while the channel is busy, spin */
  552. while (status & DMA_CHANNEL_BUSY) {
  553. status = swab32(dma->dmasr0);
  554. }
  555. if (status & DMA_CHANNEL_TRANSFER_ERROR) {
  556. printf ("DMA Error: status = %x @ %d\n", status, byte_count);
  557. }
  558. return status;
  559. }
  560. int dma_xfer(void *dest, u32 count, void *src)
  561. {
  562. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  563. volatile dma83xx_t *dma = &immap->dma;
  564. volatile u32 dmamr0;
  565. /* initialize DMASARn, DMADAR and DMAABCRn */
  566. dma->dmadar0 = swab32((u32)dest);
  567. dma->dmasar0 = swab32((u32)src);
  568. dma->dmabcr0 = swab32(count);
  569. __asm__ __volatile__ ("sync");
  570. __asm__ __volatile__ ("isync");
  571. /* init direct transfer, clear CS bit */
  572. dmamr0 = (DMA_CHANNEL_TRANSFER_MODE_DIRECT |
  573. DMA_CHANNEL_SOURCE_ADDRESS_HOLD_8B |
  574. DMA_CHANNEL_SOURCE_ADRESSS_HOLD_EN);
  575. dma->dmamr0 = swab32(dmamr0);
  576. __asm__ __volatile__ ("sync");
  577. __asm__ __volatile__ ("isync");
  578. /* set CS to start DMA transfer */
  579. dmamr0 |= DMA_CHANNEL_START;
  580. dma->dmamr0 = swab32(dmamr0);
  581. __asm__ __volatile__ ("sync");
  582. __asm__ __volatile__ ("isync");
  583. return ((int)dma_check());
  584. }
  585. #endif /*CONFIG_DDR_ECC*/