MIP405.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458
  1. /*
  2. * (C) Copyright 2001, 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /***********************************************************
  29. * High Level Configuration Options
  30. * (easy to change)
  31. ***********************************************************/
  32. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_MIP405 1 /* ...on a MIP405 board */
  35. /***********************************************************
  36. * Note that it may also be a MIP405T board which is a subset of the
  37. * MIP405
  38. ***********************************************************/
  39. /***********************************************************
  40. * WARNING:
  41. * CONFIG_BOOT_PCI is only used for first boot-up and should
  42. * NOT be enabled for production bootloader
  43. ***********************************************************/
  44. /*#define CONFIG_BOOT_PCI 1*/
  45. /***********************************************************
  46. * Clock
  47. ***********************************************************/
  48. #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
  49. /***********************************************************
  50. * Command definitions
  51. ***********************************************************/
  52. #define MIP405_COMMON_CMDS \
  53. (CONFIG_CMD_DFL | \
  54. CFG_CMD_CACHE | \
  55. CFG_CMD_DATE | \
  56. CFG_CMD_DHCP | \
  57. CFG_CMD_ECHO | \
  58. CFG_CMD_EEPROM | \
  59. CFG_CMD_ELF | \
  60. CFG_CMD_FAT | \
  61. CFG_CMD_I2C | \
  62. CFG_CMD_IDE | \
  63. CFG_CMD_IRQ | \
  64. CFG_CMD_JFFS2 | \
  65. CFG_CMD_MII | \
  66. CFG_CMD_PCI | \
  67. CFG_CMD_PING | \
  68. CFG_CMD_REGINFO | \
  69. CFG_CMD_SAVES | \
  70. CFG_CMD_BSP )
  71. #if defined(CONFIG_MIP405T)
  72. #define CONFIG_COMMANDS \
  73. MIP405_COMMON_CMDS
  74. #else
  75. #define CONFIG_COMMANDS \
  76. (MIP405_COMMON_CMDS | \
  77. CFG_CMD_USB | \
  78. CFG_CMD_DOC )
  79. #endif
  80. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  81. #include <cmd_confdefs.h>
  82. #define CFG_NAND_LEGACY
  83. #define CFG_HUSH_PARSER
  84. #define CFG_PROMPT_HUSH_PS2 "> "
  85. /**************************************************************
  86. * I2C Stuff:
  87. * the MIP405 is equiped with an Atmel 24C128/256 EEPROM at address
  88. * 0x53.
  89. * The Atmel EEPROM uses 16Bit addressing.
  90. ***************************************************************/
  91. #define CONFIG_HARD_I2C /* I2c with hardware support */
  92. #define CFG_I2C_SPEED 50000 /* I2C speed and slave address */
  93. #define CFG_I2C_SLAVE 0x7F
  94. #define CFG_I2C_EEPROM_ADDR 0x53 /* EEPROM 24C128/256 */
  95. #define CFG_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
  96. /* mask of address bits that overflow into the "EEPROM chip address" */
  97. #undef CFG_I2C_EEPROM_ADDR_OVERFLOW
  98. #define CFG_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */
  99. /* 64 byte page write mode using*/
  100. /* last 6 bits of the address */
  101. #define CFG_EEPROM_PAGE_WRITE_ENABLE /* enable Page write */
  102. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  103. #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  104. #define CFG_ENV_OFFSET 0x00000 /* environment starts at the beginning of the EEPROM */
  105. #define CFG_ENV_SIZE 0x00800 /* 2k bytes may be used for env vars */
  106. /***************************************************************
  107. * Definitions for Serial Presence Detect EEPROM address
  108. * (to get SDRAM settings)
  109. ***************************************************************/
  110. /*#define SDRAM_EEPROM_WRITE_ADDRESS 0xA0
  111. #define SDRAM_EEPROM_READ_ADDRESS 0xA1
  112. */
  113. /**************************************************************
  114. * Environment definitions
  115. **************************************************************/
  116. #define CONFIG_BAUDRATE 9600 /* STD Baudrate */
  117. #define CONFIG_BOOTDELAY 5
  118. /* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */
  119. /* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */
  120. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check console even if bootdelay = 0 */
  121. #define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */
  122. #define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */
  123. #define CONFIG_IPADDR 10.0.0.100
  124. #define CONFIG_SERVERIP 10.0.0.1
  125. #define CONFIG_PREBOOT
  126. /***************************************************************
  127. * defines if the console is stored in the environment
  128. ***************************************************************/
  129. #define CFG_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */
  130. /***************************************************************
  131. * defines if an overwrite_console function exists
  132. *************************************************************/
  133. #define CFG_CONSOLE_OVERWRITE_ROUTINE
  134. #define CFG_CONSOLE_INFO_QUIET
  135. /***************************************************************
  136. * defines if the overwrite_console should be stored in the
  137. * environment
  138. **************************************************************/
  139. #undef CFG_CONSOLE_ENV_OVERWRITE
  140. /**************************************************************
  141. * loads config
  142. *************************************************************/
  143. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  144. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  145. #define CONFIG_MISC_INIT_R
  146. /***********************************************************
  147. * Miscellaneous configurable options
  148. **********************************************************/
  149. #define CFG_LONGHELP /* undef to save memory */
  150. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  151. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  152. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  153. #else
  154. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  155. #endif
  156. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  157. #define CFG_MAXARGS 16 /* max number of command args */
  158. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  159. #define CFG_MEMTEST_START 0x0100000 /* memtest works on */
  160. #define CFG_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */
  161. #undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
  162. #define CFG_BASE_BAUD 916667
  163. /* The following table includes the supported baudrates */
  164. #define CFG_BAUDRATE_TABLE \
  165. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  166. 57600, 115200, 230400, 460800, 921600 }
  167. #define CFG_LOAD_ADDR 0x400000 /* default load address */
  168. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  169. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  170. /*-----------------------------------------------------------------------
  171. * PCI stuff
  172. *-----------------------------------------------------------------------
  173. */
  174. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  175. #define PCI_HOST_FORCE 1 /* configure as pci host */
  176. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  177. #define CONFIG_PCI /* include pci support */
  178. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */
  179. #define CONFIG_PCI_PNP /* pci plug-and-play */
  180. /* resource configuration */
  181. #define CFG_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
  182. #define CFG_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
  183. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  184. #define CFG_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
  185. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  186. #define CFG_PCI_PTM2LA 0x00000000 /* disabled */
  187. #define CFG_PCI_PTM2MS 0x00000000 /* disabled */
  188. #define CFG_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
  189. /*-----------------------------------------------------------------------
  190. * Start addresses for the final memory configuration
  191. * (Set up by the startup code)
  192. * Please note that CFG_SDRAM_BASE _must_ start at 0
  193. */
  194. #define CFG_SDRAM_BASE 0x00000000
  195. #define CFG_FLASH_BASE 0xFFF80000
  196. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  197. #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
  198. #define CFG_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */
  199. /*
  200. * For booting Linux, the board info and command line data
  201. * have to be in the first 8 MB of memory, since this is
  202. * the maximum mapped by the Linux kernel during initialization.
  203. */
  204. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  205. /*-----------------------------------------------------------------------
  206. * FLASH organization
  207. */
  208. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  209. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  210. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  211. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  212. /*
  213. * JFFS2 partitions
  214. *
  215. */
  216. /* No command line, one static partition, whole device */
  217. #undef CONFIG_JFFS2_CMDLINE
  218. #define CONFIG_JFFS2_DEV "nor0"
  219. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  220. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  221. /* mtdparts command line support */
  222. /* Note: fake mtd_id used, no linux mtd map file */
  223. /*
  224. #define CONFIG_JFFS2_CMDLINE
  225. #define MTDIDS_DEFAULT "nor0=mip405-0"
  226. #define MTDPARTS_DEFAULT "mtdparts=mip405-0:-(jffs2)"
  227. */
  228. /*-----------------------------------------------------------------------
  229. * Cache Configuration
  230. */
  231. #define CFG_DCACHE_SIZE 0x4000 /* For AMCC 405GPr CPUs */
  232. #define CFG_CACHELINE_SIZE 32 /* ... */
  233. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  234. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  235. #endif
  236. /*-----------------------------------------------------------------------
  237. * Logbuffer Configuration
  238. */
  239. #undef CONFIG_LOGBUFFER /* supported but not enabled */
  240. /*-----------------------------------------------------------------------
  241. * Bootcountlimit Configuration
  242. */
  243. #undef CONFIG_BOOTCOUNT_LIMIT /* supported but not enabled */
  244. /*-----------------------------------------------------------------------
  245. * POST Configuration
  246. */
  247. #if 0 /* enable this if POST is desired (is supported but not enabled) */
  248. #define CONFIG_POST (CFG_POST_MEMORY | \
  249. CFG_POST_CPU | \
  250. CFG_POST_RTC | \
  251. CFG_POST_I2C)
  252. #endif
  253. /*
  254. * Init Memory Controller:
  255. */
  256. #define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */
  257. #define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */
  258. /* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */
  259. #define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */
  260. #define CONFIG_BOARD_EARLY_INIT_F 1
  261. /* Peripheral Bus Mapping */
  262. #define PER_PLD_ADDR 0xF4000000 /* smallest window is 1MByte 0x10 0000*/
  263. #define PER_UART0_ADDR 0xF4100000 /* smallest window is 1MByte 0x10 0000*/
  264. #define PER_UART1_ADDR 0xF4200000 /* smallest window is 1MByte 0x10 0000*/
  265. #define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000
  266. #define CONFIG_PORT_ADDR PER_PLD_ADDR + 5
  267. /*-----------------------------------------------------------------------
  268. * Definitions for initial stack pointer and data area (in On Chip SRAM)
  269. */
  270. #define CFG_TEMP_STACK_OCM 1
  271. #define CFG_OCM_DATA_ADDR 0xF0000000
  272. #define CFG_OCM_DATA_SIZE 0x1000
  273. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of On Chip SRAM */
  274. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of On Chip SRAM */
  275. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  276. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  277. /* reserve some memory for POST and BOOT limit info */
  278. #define CFG_INIT_SP_OFFSET (CFG_GBL_DATA_OFFSET - 32)
  279. #ifdef CONFIG_POST /* reserve one word for POST Info */
  280. #define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 4)
  281. #endif
  282. #ifdef CONFIG_BOOTCOUNT_LIMIT /* reserve 2 word for bootcount limit */
  283. #define CFG_BOOTCOUNT_ADDR (CFG_GBL_DATA_OFFSET - 12)
  284. #endif
  285. /*
  286. * Internal Definitions
  287. *
  288. * Boot Flags
  289. */
  290. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  291. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  292. /***********************************************************************
  293. * External peripheral base address
  294. ***********************************************************************/
  295. #define CFG_ISA_IO_BASE_ADDRESS 0xE8000000
  296. /***********************************************************************
  297. * Last Stage Init
  298. ***********************************************************************/
  299. #define CONFIG_LAST_STAGE_INIT
  300. /************************************************************
  301. * Ethernet Stuff
  302. ***********************************************************/
  303. #define CONFIG_MII 1 /* MII PHY management */
  304. #define CONFIG_PHY_ADDR 1 /* PHY address */
  305. #define CONFIG_PHY_RESET_DELAY 300 /* Intel LXT971A needs this */
  306. #define CONFIG_PHY_CMD_DELAY 40 /* Intel LXT971A needs this */
  307. /************************************************************
  308. * RTC
  309. ***********************************************************/
  310. #define CONFIG_RTC_MC146818
  311. #undef CONFIG_WATCHDOG /* watchdog disabled */
  312. /************************************************************
  313. * IDE/ATA stuff
  314. ************************************************************/
  315. #if defined(CONFIG_MIP405T)
  316. #define CFG_IDE_MAXBUS 1 /* MIP405T has only one IDE bus */
  317. #else
  318. #define CFG_IDE_MAXBUS 2 /* max. 2 IDE busses */
  319. #endif
  320. #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
  321. #define CFG_ATA_BASE_ADDR CFG_ISA_IO_BASE_ADDRESS /* base address */
  322. #define CFG_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
  323. #define CFG_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
  324. #define CFG_ATA_DATA_OFFSET 0 /* data reg offset */
  325. #define CFG_ATA_REG_OFFSET 0 /* reg offset */
  326. #define CFG_ATA_ALT_OFFSET 0x200 /* alternate register offset */
  327. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  328. #undef CONFIG_IDE_LED /* no led for ide supported */
  329. #define CONFIG_IDE_RESET /* reset for ide supported... */
  330. #define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */
  331. #define CONFIG_SUPPORT_VFAT
  332. /************************************************************
  333. * ATAPI support (experimental)
  334. ************************************************************/
  335. #define CONFIG_ATAPI /* enable ATAPI Support */
  336. /************************************************************
  337. * DISK Partition support
  338. ************************************************************/
  339. #define CONFIG_DOS_PARTITION
  340. #define CONFIG_MAC_PARTITION
  341. #define CONFIG_ISO_PARTITION /* Experimental */
  342. /************************************************************
  343. * Disk-On-Chip configuration
  344. ************************************************************/
  345. #define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
  346. #define CFG_DOC_SHORT_TIMEOUT
  347. #define CFG_DOC_SUPPORT_2000
  348. #define CFG_DOC_SUPPORT_MILLENNIUM
  349. /************************************************************
  350. * Keyboard support
  351. ************************************************************/
  352. #undef CONFIG_ISA_KEYBOARD
  353. /************************************************************
  354. * Video support
  355. ************************************************************/
  356. #define CONFIG_VIDEO /*To enable video controller support */
  357. #define CONFIG_VIDEO_CT69000
  358. #define CONFIG_CFB_CONSOLE
  359. #define CONFIG_VIDEO_LOGO
  360. #define CONFIG_CONSOLE_EXTRA_INFO
  361. #define CONFIG_VGA_AS_SINGLE_DEVICE
  362. #define CONFIG_VIDEO_SW_CURSOR
  363. #undef CONFIG_VIDEO_ONBOARD
  364. /************************************************************
  365. * USB support EXPERIMENTAL
  366. ************************************************************/
  367. #if !defined(CONFIG_MIP405T)
  368. #define CONFIG_USB_UHCI
  369. #define CONFIG_USB_KEYBOARD
  370. #define CONFIG_USB_STORAGE
  371. /* Enable needed helper functions */
  372. #define CFG_DEVICE_DEREGISTER /* needs device_deregister */
  373. #endif
  374. /************************************************************
  375. * Debug support
  376. ************************************************************/
  377. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  378. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  379. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  380. #endif
  381. /************************************************************
  382. * support BZIP2 compression
  383. ************************************************************/
  384. #define CONFIG_BZIP2 1
  385. /************************************************************
  386. * Ident
  387. ************************************************************/
  388. #define VERSION_TAG "released"
  389. #if !defined(CONFIG_MIP405T)
  390. #define CONFIG_ISO_STRING "MEV-10072-001"
  391. #else
  392. #define CONFIG_ISO_STRING "MEV-10082-001"
  393. #endif
  394. #if !defined(CONFIG_BOOT_PCI)
  395. #define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, " CONFIG_ISO_STRING " " VERSION_TAG
  396. #else
  397. #define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, PCI_BOOT Version"
  398. #endif
  399. #endif /* __CONFIG_H */