vision2.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /*
  2. * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
  3. *
  4. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  5. *
  6. * Configuration settings for the MX51-3Stack Freescale board.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. #define CONFIG_MX51 /* in a mx51 */
  26. #define CONFIG_SYS_TEXT_BASE 0x97800000
  27. #include <asm/arch/imx-regs.h>
  28. #define CONFIG_SYS_MX5_HCLK 24000000
  29. #define CONFIG_SYS_MX5_CLK32 32768
  30. #define CONFIG_DISPLAY_CPUINFO
  31. #define CONFIG_DISPLAY_BOARDINFO
  32. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  33. #define CONFIG_SETUP_MEMORY_TAGS
  34. #define CONFIG_INITRD_TAG
  35. #define CONFIG_BOARD_LATE_INIT
  36. #ifndef MACH_TYPE_TTC_VISION2
  37. #define MACH_TYPE_TTC_VISION2 2775
  38. #endif
  39. #define CONFIG_MACH_TYPE MACH_TYPE_TTC_VISION2
  40. /*
  41. * Size of malloc() pool
  42. */
  43. #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
  44. /*
  45. * Hardware drivers
  46. */
  47. #define CONFIG_MXC_UART
  48. #define CONFIG_MXC_UART_BASE UART3_BASE
  49. #define CONFIG_MXC_GPIO
  50. #define CONFIG_MXC_SPI
  51. #define CONFIG_HW_WATCHDOG
  52. /*
  53. * SPI Configs
  54. * */
  55. #define CONFIG_FSL_SF
  56. #define CONFIG_CMD_SF
  57. #define CONFIG_SPI_FLASH
  58. #define CONFIG_SPI_FLASH_STMICRO
  59. /*
  60. * Use gpio 4 pin 25 as chip select for SPI flash
  61. * This corresponds to gpio 121
  62. */
  63. #define CONFIG_SF_DEFAULT_CS (1 | (121 << 8))
  64. #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
  65. #define CONFIG_SF_DEFAULT_SPEED 25000000
  66. #define CONFIG_ENV_SPI_CS (1 | (121 << 8))
  67. #define CONFIG_ENV_SPI_BUS 0
  68. #define CONFIG_ENV_SPI_MAX_HZ 25000000
  69. #define CONFIG_ENV_SPI_MODE SPI_MODE_0
  70. #define CONFIG_ENV_OFFSET (6 * 64 * 1024)
  71. #define CONFIG_ENV_SECT_SIZE (1 * 64 * 1024)
  72. #define CONFIG_ENV_SIZE (4 * 1024)
  73. #define CONFIG_FSL_ENV_IN_SF
  74. #define CONFIG_ENV_IS_IN_SPI_FLASH
  75. /* PMIC Controller */
  76. #define CONFIG_PMIC
  77. #define CONFIG_PMIC_SPI
  78. #define CONFIG_PMIC_FSL
  79. #define CONFIG_FSL_PMIC_BUS 0
  80. #define CONFIG_FSL_PMIC_CS 0
  81. #define CONFIG_FSL_PMIC_CLK 2500000
  82. #define CONFIG_FSL_PMIC_MODE SPI_MODE_0
  83. #define CONFIG_FSL_PMIC_BITLEN 32
  84. #define CONFIG_RTC_MC13XXX
  85. /*
  86. * MMC Configs
  87. */
  88. #define CONFIG_FSL_ESDHC
  89. #ifdef CONFIG_FSL_ESDHC
  90. #define CONFIG_SYS_FSL_ESDHC_ADDR (0x70004000)
  91. #define CONFIG_SYS_FSL_ESDHC_NUM 1
  92. #define CONFIG_MMC
  93. #define CONFIG_CMD_MMC
  94. #define CONFIG_GENERIC_MMC
  95. #define CONFIG_CMD_FAT
  96. #define CONFIG_DOS_PARTITION
  97. #endif
  98. #define CONFIG_CMD_DATE
  99. /*
  100. * Eth Configs
  101. */
  102. #define CONFIG_HAS_ETH1
  103. #define CONFIG_MII
  104. #define CONFIG_DISCOVER_PHY
  105. #define CONFIG_FEC_MXC
  106. #define IMX_FEC_BASE FEC_BASE_ADDR
  107. #define CONFIG_FEC_MXC_PHYADDR 0x1F
  108. #define CONFIG_CMD_PING
  109. #define CONFIG_CMD_MII
  110. #define CONFIG_CMD_NET
  111. /* allow to overwrite serial and ethaddr */
  112. #define CONFIG_ENV_OVERWRITE
  113. #define CONFIG_CONS_INDEX 3
  114. #define CONFIG_BAUDRATE 115200
  115. #define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
  116. /***********************************************************
  117. * Command definition
  118. ***********************************************************/
  119. #include <config_cmd_default.h>
  120. #define CONFIG_CMD_SPI
  121. #undef CONFIG_CMD_IMLS
  122. #define CONFIG_BOOTDELAY 3
  123. #define CONFIG_LOADADDR 0x90800000 /* loadaddr env var */
  124. #define CONFIG_EXTRA_ENV_SETTINGS \
  125. "netdev=eth0\0" \
  126. "loadaddr=0x90800000\0"
  127. /*
  128. * Miscellaneous configurable options
  129. */
  130. #define CONFIG_SYS_LONGHELP
  131. #define CONFIG_SYS_PROMPT "Vision II U-boot > "
  132. #define CONFIG_AUTO_COMPLETE
  133. #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
  134. /* Print Buffer Size */
  135. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  136. sizeof(CONFIG_SYS_PROMPT) + 16)
  137. #define CONFIG_SYS_MAXARGS 64 /* max number of command args */
  138. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  139. #define CONFIG_SYS_MEMTEST_START 0x90000000
  140. #define CONFIG_SYS_MEMTEST_END 0x10000
  141. #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
  142. #define CONFIG_SYS_HZ 1000
  143. #define CONFIG_CMDLINE_EDITING
  144. #define CONFIG_SYS_HUSH_PARSER
  145. #define CONFIG_SYS_PROMPT_HUSH_PS2 "Vision II U-boot > "
  146. /*
  147. * Stack sizes
  148. */
  149. #define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
  150. /*
  151. * Physical Memory Map
  152. */
  153. #define CONFIG_NR_DRAM_BANKS 2
  154. #define PHYS_SDRAM_1 CSD0_BASE_ADDR
  155. #define PHYS_SDRAM_1_SIZE (256 * 1024 * 1024)
  156. #define PHYS_SDRAM_2 CSD1_BASE_ADDR
  157. #define PHYS_SDRAM_2_SIZE (256 * 1024 * 1024)
  158. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  159. #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
  160. #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
  161. #define CONFIG_SYS_INIT_SP_OFFSET \
  162. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  163. #define CONFIG_SYS_INIT_SP_ADDR \
  164. (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
  165. #define CONFIG_BOARD_EARLY_INIT_F
  166. /* 166 MHz DDR RAM */
  167. #define CONFIG_SYS_DDR_CLKSEL 0
  168. #define CONFIG_SYS_CLKTL_CBCDR 0x19239100
  169. #define CONFIG_SYS_NO_FLASH
  170. /*
  171. * Framebuffer and LCD
  172. */
  173. #define CONFIG_PREBOOT
  174. #define CONFIG_VIDEO
  175. #define CONFIG_VIDEO_MX5
  176. #define CONFIG_CFB_CONSOLE
  177. #define CONFIG_VGA_AS_SINGLE_DEVICE
  178. #define CONFIG_VIDEO_BMP_RLE8
  179. #define CONFIG_SPLASH_SCREEN
  180. #define CONFIG_CMD_BMP
  181. #define CONFIG_BMP_16BPP
  182. #endif /* __CONFIG_H */