start.S 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400
  1. /*
  2. * armboot - Startup Code for ARM926EJS CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <config.h>
  33. #include <common.h>
  34. #include <version.h>
  35. #if defined(CONFIG_OMAP1610)
  36. #include <./configs/omap1510.h>
  37. #elif defined(CONFIG_OMAP730)
  38. #include <./configs/omap730.h>
  39. #endif
  40. /*
  41. *************************************************************************
  42. *
  43. * Jump vector table as in table 3.1 in [1]
  44. *
  45. *************************************************************************
  46. */
  47. .globl _start
  48. _start:
  49. b reset
  50. ldr pc, _undefined_instruction
  51. ldr pc, _software_interrupt
  52. ldr pc, _prefetch_abort
  53. ldr pc, _data_abort
  54. ldr pc, _not_used
  55. ldr pc, _irq
  56. ldr pc, _fiq
  57. _undefined_instruction:
  58. .word undefined_instruction
  59. _software_interrupt:
  60. .word software_interrupt
  61. _prefetch_abort:
  62. .word prefetch_abort
  63. _data_abort:
  64. .word data_abort
  65. _not_used:
  66. .word not_used
  67. _irq:
  68. .word irq
  69. _fiq:
  70. .word fiq
  71. .balignl 16,0xdeadbeef
  72. /*
  73. *************************************************************************
  74. *
  75. * Startup Code (reset vector)
  76. *
  77. * do important init only if we don't start from memory!
  78. * setup Memory and board specific bits prior to relocation.
  79. * relocate armboot to ram
  80. * setup stack
  81. *
  82. *************************************************************************
  83. */
  84. _TEXT_BASE:
  85. .word TEXT_BASE
  86. .globl _armboot_start
  87. _armboot_start:
  88. .word _start
  89. /*
  90. * These are defined in the board-specific linker script.
  91. */
  92. .globl _bss_start
  93. _bss_start:
  94. .word __bss_start
  95. .globl _bss_end
  96. _bss_end:
  97. .word _end
  98. #ifdef CONFIG_USE_IRQ
  99. /* IRQ stack memory (calculated at run-time) */
  100. .globl IRQ_STACK_START
  101. IRQ_STACK_START:
  102. .word 0x0badc0de
  103. /* IRQ stack memory (calculated at run-time) */
  104. .globl FIQ_STACK_START
  105. FIQ_STACK_START:
  106. .word 0x0badc0de
  107. #endif
  108. /*
  109. * the actual reset code
  110. */
  111. reset:
  112. /*
  113. * set the cpu to SVC32 mode
  114. */
  115. mrs r0,cpsr
  116. bic r0,r0,#0x1f
  117. orr r0,r0,#0xd3
  118. msr cpsr,r0
  119. /*
  120. * we do sys-critical inits only at reboot,
  121. * not when booting from ram!
  122. */
  123. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  124. bl cpu_init_crit
  125. #endif
  126. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  127. relocate: /* relocate U-Boot to RAM */
  128. adr r0, _start /* r0 <- current position of code */
  129. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  130. cmp r0, r1 /* don't reloc during debug */
  131. beq stack_setup
  132. ldr r2, _armboot_start
  133. ldr r3, _bss_start
  134. sub r2, r3, r2 /* r2 <- size of armboot */
  135. add r2, r0, r2 /* r2 <- source end address */
  136. copy_loop:
  137. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  138. stmia r1!, {r3-r10} /* copy to target address [r1] */
  139. cmp r0, r2 /* until source end addreee [r2] */
  140. ble copy_loop
  141. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  142. /* Set up the stack */
  143. stack_setup:
  144. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  145. sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
  146. sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */
  147. #ifdef CONFIG_USE_IRQ
  148. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  149. #endif
  150. sub sp, r0, #12 /* leave 3 words for abort-stack */
  151. bic sp, r0, #7 /* 8-byte align stack for ABI compliance */
  152. clear_bss:
  153. ldr r0, _bss_start /* find start of bss segment */
  154. ldr r1, _bss_end /* stop here */
  155. mov r2, #0x00000000 /* clear */
  156. clbss_l:str r2, [r0] /* clear loop... */
  157. add r0, r0, #4
  158. cmp r0, r1
  159. ble clbss_l
  160. bl coloured_LED_init
  161. bl red_LED_on
  162. ldr pc, _start_armboot
  163. _start_armboot:
  164. .word start_armboot
  165. /*
  166. *************************************************************************
  167. *
  168. * CPU_init_critical registers
  169. *
  170. * setup important registers
  171. * setup memory timing
  172. *
  173. *************************************************************************
  174. */
  175. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  176. cpu_init_crit:
  177. /*
  178. * flush v4 I/D caches
  179. */
  180. mov r0, #0
  181. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  182. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  183. /*
  184. * disable MMU stuff and caches
  185. */
  186. mrc p15, 0, r0, c1, c0, 0
  187. bic r0, r0, #0x00002300 /* clear bits 13, 9:8 (--V- --RS) */
  188. bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
  189. orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
  190. orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
  191. mcr p15, 0, r0, c1, c0, 0
  192. /*
  193. * Go setup Memory and board specific bits prior to relocation.
  194. */
  195. mov ip, lr /* perserve link reg across call */
  196. bl lowlevel_init /* go setup pll,mux,memory */
  197. mov lr, ip /* restore link */
  198. mov pc, lr /* back to my caller */
  199. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  200. /*
  201. *************************************************************************
  202. *
  203. * Interrupt handling
  204. *
  205. *************************************************************************
  206. */
  207. @
  208. @ IRQ stack frame.
  209. @
  210. #define S_FRAME_SIZE 72
  211. #define S_OLD_R0 68
  212. #define S_PSR 64
  213. #define S_PC 60
  214. #define S_LR 56
  215. #define S_SP 52
  216. #define S_IP 48
  217. #define S_FP 44
  218. #define S_R10 40
  219. #define S_R9 36
  220. #define S_R8 32
  221. #define S_R7 28
  222. #define S_R6 24
  223. #define S_R5 20
  224. #define S_R4 16
  225. #define S_R3 12
  226. #define S_R2 8
  227. #define S_R1 4
  228. #define S_R0 0
  229. #define MODE_SVC 0x13
  230. #define I_BIT 0x80
  231. /*
  232. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  233. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  234. */
  235. .macro bad_save_user_regs
  236. @ carve out a frame on current user stack
  237. sub sp, sp, #S_FRAME_SIZE
  238. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  239. ldr r2, _armboot_start
  240. sub r2, r2, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  241. sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  242. @ get values for "aborted" pc and cpsr (into parm regs)
  243. ldmia r2, {r2 - r3}
  244. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  245. add r5, sp, #S_SP
  246. mov r1, lr
  247. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  248. mov r0, sp @ save current stack into r0 (param register)
  249. .endm
  250. .macro irq_save_user_regs
  251. sub sp, sp, #S_FRAME_SIZE
  252. stmia sp, {r0 - r12} @ Calling r0-r12
  253. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  254. add r8, sp, #S_PC
  255. stmdb r8, {sp, lr}^ @ Calling SP, LR
  256. str lr, [r8, #0] @ Save calling PC
  257. mrs r6, spsr
  258. str r6, [r8, #4] @ Save CPSR
  259. str r0, [r8, #8] @ Save OLD_R0
  260. mov r0, sp
  261. .endm
  262. .macro irq_restore_user_regs
  263. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  264. mov r0, r0
  265. ldr lr, [sp, #S_PC] @ Get PC
  266. add sp, sp, #S_FRAME_SIZE
  267. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  268. .endm
  269. .macro get_bad_stack
  270. ldr r13, _armboot_start @ setup our mode stack
  271. sub r13, r13, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  272. sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  273. str lr, [r13] @ save caller lr in position 0 of saved stack
  274. mrs lr, spsr @ get the spsr
  275. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  276. mov r13, #MODE_SVC @ prepare SVC-Mode
  277. @ msr spsr_c, r13
  278. msr spsr, r13 @ switch modes, make sure moves will execute
  279. mov lr, pc @ capture return pc
  280. movs pc, lr @ jump to next instruction & switch modes.
  281. .endm
  282. .macro get_irq_stack @ setup IRQ stack
  283. ldr sp, IRQ_STACK_START
  284. .endm
  285. .macro get_fiq_stack @ setup FIQ stack
  286. ldr sp, FIQ_STACK_START
  287. .endm
  288. /*
  289. * exception handlers
  290. */
  291. .align 5
  292. undefined_instruction:
  293. get_bad_stack
  294. bad_save_user_regs
  295. bl do_undefined_instruction
  296. .align 5
  297. software_interrupt:
  298. get_bad_stack
  299. bad_save_user_regs
  300. bl do_software_interrupt
  301. .align 5
  302. prefetch_abort:
  303. get_bad_stack
  304. bad_save_user_regs
  305. bl do_prefetch_abort
  306. .align 5
  307. data_abort:
  308. get_bad_stack
  309. bad_save_user_regs
  310. bl do_data_abort
  311. .align 5
  312. not_used:
  313. get_bad_stack
  314. bad_save_user_regs
  315. bl do_not_used
  316. #ifdef CONFIG_USE_IRQ
  317. .align 5
  318. irq:
  319. get_irq_stack
  320. irq_save_user_regs
  321. bl do_irq
  322. irq_restore_user_regs
  323. .align 5
  324. fiq:
  325. get_fiq_stack
  326. /* someone ought to write a more effiction fiq_save_user_regs */
  327. irq_save_user_regs
  328. bl do_fiq
  329. irq_restore_user_regs
  330. #else
  331. .align 5
  332. irq:
  333. get_bad_stack
  334. bad_save_user_regs
  335. bl do_irq
  336. .align 5
  337. fiq:
  338. get_bad_stack
  339. bad_save_user_regs
  340. bl do_fiq
  341. #endif