mpc5xxx.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467
  1. /*
  2. * include/asm-ppc/mpc5xxx.h
  3. *
  4. * Prototypes, etc. for the Motorola MGT5xxx/MPC5xxx
  5. * embedded cpu chips
  6. *
  7. * 2003 (c) MontaVista, Software, Inc.
  8. * Author: Dale Farnsworth <dfarnsworth@mvista.com>
  9. *
  10. * 2003 (C) Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #ifndef __ASMPPC_MPC5XXX_H
  31. #define __ASMPPC_MPC5XXX_H
  32. /* Processor name */
  33. #if defined(CONFIG_MPC5200)
  34. #define CPU_ID_STR "MPC5200"
  35. #elif defined(CONFIG_MGT5100)
  36. #define CPU_ID_STR "MGT5100"
  37. #endif
  38. /* Exception offsets (PowerPC standard) */
  39. #define EXC_OFF_SYS_RESET 0x0100
  40. /* Internal memory map */
  41. #define MPC5XXX_CS0_START (CFG_MBAR + 0x0004)
  42. #define MPC5XXX_CS0_STOP (CFG_MBAR + 0x0008)
  43. #define MPC5XXX_CS1_START (CFG_MBAR + 0x000c)
  44. #define MPC5XXX_CS1_STOP (CFG_MBAR + 0x0010)
  45. #define MPC5XXX_CS2_START (CFG_MBAR + 0x0014)
  46. #define MPC5XXX_CS2_STOP (CFG_MBAR + 0x0018)
  47. #define MPC5XXX_CS3_START (CFG_MBAR + 0x001c)
  48. #define MPC5XXX_CS3_STOP (CFG_MBAR + 0x0020)
  49. #define MPC5XXX_CS4_START (CFG_MBAR + 0x0024)
  50. #define MPC5XXX_CS4_STOP (CFG_MBAR + 0x0028)
  51. #define MPC5XXX_CS5_START (CFG_MBAR + 0x002c)
  52. #define MPC5XXX_CS5_STOP (CFG_MBAR + 0x0030)
  53. #define MPC5XXX_BOOTCS_START (CFG_MBAR + 0x004c)
  54. #define MPC5XXX_BOOTCS_STOP (CFG_MBAR + 0x0050)
  55. #define MPC5XXX_ADDECR (CFG_MBAR + 0x0054)
  56. #if defined(CONFIG_MGT5100)
  57. #define MPC5XXX_SDRAM_START (CFG_MBAR + 0x0034)
  58. #define MPC5XXX_SDRAM_STOP (CFG_MBAR + 0x0038)
  59. #elif defined(CONFIG_MPC5200)
  60. #define MPC5XXX_CS6_START (CFG_MBAR + 0x0058)
  61. #define MPC5XXX_CS6_STOP (CFG_MBAR + 0x005c)
  62. #define MPC5XXX_CS7_START (CFG_MBAR + 0x0060)
  63. #define MPC5XXX_CS7_STOP (CFG_MBAR + 0x0064)
  64. #define MPC5XXX_SDRAM_CS0CFG (CFG_MBAR + 0x0034)
  65. #define MPC5XXX_SDRAM_CS1CFG (CFG_MBAR + 0x0038)
  66. #endif
  67. #define MPC5XXX_SDRAM (CFG_MBAR + 0x0100)
  68. #define MPC5XXX_CDM (CFG_MBAR + 0x0200)
  69. #define MPC5XXX_LPB (CFG_MBAR + 0x0300)
  70. #define MPC5XXX_ICTL (CFG_MBAR + 0x0500)
  71. #define MPC5XXX_GPIO (CFG_MBAR + 0x0b00)
  72. #define MPC5XXX_SDMA (CFG_MBAR + 0x1200)
  73. #define MPC5XXX_XLBARB (CFG_MBAR + 0x1f00)
  74. #if defined(CONFIG_MGT5100)
  75. #define MPC5XXX_PSC1 (CFG_MBAR + 0x2000)
  76. #define MPC5XXX_PSC2 (CFG_MBAR + 0x2400)
  77. #define MPC5XXX_PSC3 (CFG_MBAR + 0x2800)
  78. #elif defined(CONFIG_MPC5200)
  79. #define MPC5XXX_PSC1 (CFG_MBAR + 0x2000)
  80. #define MPC5XXX_PSC2 (CFG_MBAR + 0x2200)
  81. #define MPC5XXX_PSC3 (CFG_MBAR + 0x2400)
  82. #define MPC5XXX_PSC4 (CFG_MBAR + 0x2600)
  83. #define MPC5XXX_PSC5 (CFG_MBAR + 0x2800)
  84. #define MPC5XXX_PSC6 (CFG_MBAR + 0x2c00)
  85. #endif
  86. #define MPC5XXX_FEC (CFG_MBAR + 0x3000)
  87. #if defined(CONFIG_MGT5100)
  88. #define MPC5XXX_SRAM (CFG_MBAR + 0x4000)
  89. #define MPC5XXX_SRAM_SIZE (8*1024)
  90. #elif defined(CONFIG_MPC5200)
  91. #define MPC5XXX_SRAM (CFG_MBAR + 0x8000)
  92. #define MPC5XXX_SRAM_SIZE (16*1024)
  93. #endif
  94. /* SDRAM Controller */
  95. #define MPC5XXX_SDRAM_MODE (MPC5XXX_SDRAM + 0x0000)
  96. #define MPC5XXX_SDRAM_CTRL (MPC5XXX_SDRAM + 0x0004)
  97. #define MPC5XXX_SDRAM_CONFIG1 (MPC5XXX_SDRAM + 0x0008)
  98. #define MPC5XXX_SDRAM_CONFIG2 (MPC5XXX_SDRAM + 0x000c)
  99. #if defined(CONFIG_MGT5100)
  100. #define MPC5XXX_SDRAM_XLBSEL (MPC5XXX_SDRAM + 0x0010)
  101. #endif
  102. /* Clock Distribution Module */
  103. #define MPC5XXX_CDM_JTAGID (MPC5XXX_CDM + 0x0000)
  104. #define MPC5XXX_CDM_PORCFG (MPC5XXX_CDM + 0x0004)
  105. #define MPC5XXX_CDM_CFG (MPC5XXX_CDM + 0x000c)
  106. #define MPC5XXX_CDM_SRESET (MPC5XXX_CDM + 0x0020)
  107. /* Local Plus Bus interface */
  108. #define MPC5XXX_CS0_CFG (MPC5XXX_LPB + 0x0000)
  109. #define MPC5XXX_CS1_CFG (MPC5XXX_LPB + 0x0004)
  110. #define MPC5XXX_CS2_CFG (MPC5XXX_LPB + 0x0008)
  111. #define MPC5XXX_CS3_CFG (MPC5XXX_LPB + 0x000c)
  112. #define MPC5XXX_CS4_CFG (MPC5XXX_LPB + 0x0010)
  113. #define MPC5XXX_CS5_CFG (MPC5XXX_LPB + 0x0014)
  114. #define MPC5XXX_BOOTCS_CFG MPC5XXX_CS0_CFG
  115. #define MPC5XXX_CS_CTRL (MPC5XXX_LPB + 0x0018)
  116. #define MPC5XXX_CS_STATUS (MPC5XXX_LPB + 0x001c)
  117. #if defined(CONFIG_MPC5200)
  118. #define MPC5XXX_CS6_CFG (MPC5XXX_LPB + 0x0020)
  119. #define MPC5XXX_CS7_CFG (MPC5XXX_LPB + 0x0024)
  120. #define MPC5XXX_CS_BURST (MPC5XXX_LPB + 0x0028)
  121. #define MPC5XXX_CS_DEADCYCLE (MPC5XXX_LPB + 0x002c)
  122. #endif
  123. /* GPIO registers */
  124. #define MPC5XXX_GPS_PORT_CONFIG (MPC5XXX_GPIO + 0x0000)
  125. /* Interrupt Controller registers */
  126. #define MPC5XXX_ICTL_PER_MASK (MPC5XXX_ICTL + 0x0000)
  127. #define MPC5XXX_ICTL_PER_PRIO1 (MPC5XXX_ICTL + 0x0004)
  128. #define MPC5XXX_ICTL_PER_PRIO2 (MPC5XXX_ICTL + 0x0008)
  129. #define MPC5XXX_ICTL_PER_PRIO3 (MPC5XXX_ICTL + 0x000c)
  130. #define MPC5XXX_ICTL_EXT (MPC5XXX_ICTL + 0x0010)
  131. #define MPC5XXX_ICTL_CRIT (MPC5XXX_ICTL + 0x0014)
  132. #define MPC5XXX_ICTL_MAIN_PRIO1 (MPC5XXX_ICTL + 0x0018)
  133. #define MPC5XXX_ICTL_MAIN_PRIO2 (MPC5XXX_ICTL + 0x001c)
  134. #define MPC5XXX_ICTL_STS (MPC5XXX_ICTL + 0x0024)
  135. #define MPC5XXX_ICTL_CRIT_STS (MPC5XXX_ICTL + 0x0028)
  136. #define MPC5XXX_ICTL_MAIN_STS (MPC5XXX_ICTL + 0x002c)
  137. #define MPC5XXX_ICTL_PER_STS (MPC5XXX_ICTL + 0x0030)
  138. #define MPC5XXX_ICTL_BUS_STS (MPC5XXX_ICTL + 0x0038)
  139. /* Programmable Serial Controller (PSC) status register bits */
  140. #define PSC_SR_CDE 0x0080
  141. #define PSC_SR_RXRDY 0x0100
  142. #define PSC_SR_RXFULL 0x0200
  143. #define PSC_SR_TXRDY 0x0400
  144. #define PSC_SR_TXEMP 0x0800
  145. #define PSC_SR_OE 0x1000
  146. #define PSC_SR_PE 0x2000
  147. #define PSC_SR_FE 0x4000
  148. #define PSC_SR_RB 0x8000
  149. /* PSC Command values */
  150. #define PSC_RX_ENABLE 0x0001
  151. #define PSC_RX_DISABLE 0x0002
  152. #define PSC_TX_ENABLE 0x0004
  153. #define PSC_TX_DISABLE 0x0008
  154. #define PSC_SEL_MODE_REG_1 0x0010
  155. #define PSC_RST_RX 0x0020
  156. #define PSC_RST_TX 0x0030
  157. #define PSC_RST_ERR_STAT 0x0040
  158. #define PSC_RST_BRK_CHG_INT 0x0050
  159. #define PSC_START_BRK 0x0060
  160. #define PSC_STOP_BRK 0x0070
  161. /* PSC Rx FIFO status bits */
  162. #define PSC_RX_FIFO_ERR 0x0040
  163. #define PSC_RX_FIFO_UF 0x0020
  164. #define PSC_RX_FIFO_OF 0x0010
  165. #define PSC_RX_FIFO_FR 0x0008
  166. #define PSC_RX_FIFO_FULL 0x0004
  167. #define PSC_RX_FIFO_ALARM 0x0002
  168. #define PSC_RX_FIFO_EMPTY 0x0001
  169. /* PSC interrupt mask bits */
  170. #define PSC_IMR_TXRDY 0x0100
  171. #define PSC_IMR_RXRDY 0x0200
  172. #define PSC_IMR_DB 0x0400
  173. #define PSC_IMR_IPC 0x8000
  174. /* PSC input port change bits */
  175. #define PSC_IPCR_CTS 0x01
  176. #define PSC_IPCR_DCD 0x02
  177. /* PSC mode fields */
  178. #define PSC_MODE_5_BITS 0x00
  179. #define PSC_MODE_6_BITS 0x01
  180. #define PSC_MODE_7_BITS 0x02
  181. #define PSC_MODE_8_BITS 0x03
  182. #define PSC_MODE_PAREVEN 0x00
  183. #define PSC_MODE_PARODD 0x04
  184. #define PSC_MODE_PARFORCE 0x08
  185. #define PSC_MODE_PARNONE 0x10
  186. #define PSC_MODE_ERR 0x20
  187. #define PSC_MODE_FFULL 0x40
  188. #define PSC_MODE_RXRTS 0x80
  189. #define PSC_MODE_ONE_STOP_5_BITS 0x00
  190. #define PSC_MODE_ONE_STOP 0x07
  191. #define PSC_MODE_TWO_STOP 0x0f
  192. #ifndef __ASSEMBLY__
  193. struct mpc5xxx_psc {
  194. volatile u8 mode; /* PSC + 0x00 */
  195. volatile u8 reserved0[3];
  196. union { /* PSC + 0x04 */
  197. volatile u16 status;
  198. volatile u16 clock_select;
  199. } sr_csr;
  200. #define psc_status sr_csr.status
  201. #define psc_clock_select sr_csr.clock_select
  202. volatile u16 reserved1;
  203. volatile u8 command; /* PSC + 0x08 */
  204. volatile u8 reserved2[3];
  205. union { /* PSC + 0x0c */
  206. volatile u8 buffer_8;
  207. volatile u16 buffer_16;
  208. volatile u32 buffer_32;
  209. } buffer;
  210. #define psc_buffer_8 buffer.buffer_8
  211. #define psc_buffer_16 buffer.buffer_16
  212. #define psc_buffer_32 buffer.buffer_32
  213. union { /* PSC + 0x10 */
  214. volatile u8 ipcr;
  215. volatile u8 acr;
  216. } ipcr_acr;
  217. #define psc_ipcr ipcr_acr.ipcr
  218. #define psc_acr ipcr_acr.acr
  219. volatile u8 reserved3[3];
  220. union { /* PSC + 0x14 */
  221. volatile u16 isr;
  222. volatile u16 imr;
  223. } isr_imr;
  224. #define psc_isr isr_imr.isr
  225. #define psc_imr isr_imr.imr
  226. volatile u16 reserved4;
  227. volatile u8 ctur; /* PSC + 0x18 */
  228. volatile u8 reserved5[3];
  229. volatile u8 ctlr; /* PSC + 0x1c */
  230. volatile u8 reserved6[19];
  231. volatile u8 ivr; /* PSC + 0x30 */
  232. volatile u8 reserved7[3];
  233. volatile u8 ip; /* PSC + 0x34 */
  234. volatile u8 reserved8[3];
  235. volatile u8 op1; /* PSC + 0x38 */
  236. volatile u8 reserved9[3];
  237. volatile u8 op0; /* PSC + 0x3c */
  238. volatile u8 reserved10[3];
  239. volatile u8 sicr; /* PSC + 0x40 */
  240. volatile u8 reserved11[3];
  241. volatile u8 ircr1; /* PSC + 0x44 */
  242. volatile u8 reserved12[3];
  243. volatile u8 ircr2; /* PSC + 0x44 */
  244. volatile u8 reserved13[3];
  245. volatile u8 irsdr; /* PSC + 0x4c */
  246. volatile u8 reserved14[3];
  247. volatile u8 irmdr; /* PSC + 0x50 */
  248. volatile u8 reserved15[3];
  249. volatile u8 irfdr; /* PSC + 0x54 */
  250. volatile u8 reserved16[3];
  251. volatile u16 rfnum; /* PSC + 0x58 */
  252. volatile u16 reserved17;
  253. volatile u16 tfnum; /* PSC + 0x5c */
  254. volatile u16 reserved18;
  255. volatile u32 rfdata; /* PSC + 0x60 */
  256. volatile u16 rfstat; /* PSC + 0x64 */
  257. volatile u16 reserved20;
  258. volatile u8 rfcntl; /* PSC + 0x68 */
  259. volatile u8 reserved21[5];
  260. volatile u16 rfalarm; /* PSC + 0x6e */
  261. volatile u16 reserved22;
  262. volatile u16 rfrptr; /* PSC + 0x72 */
  263. volatile u16 reserved23;
  264. volatile u16 rfwptr; /* PSC + 0x76 */
  265. volatile u16 reserved24;
  266. volatile u16 rflrfptr; /* PSC + 0x7a */
  267. volatile u16 reserved25;
  268. volatile u16 rflwfptr; /* PSC + 0x7e */
  269. volatile u32 tfdata; /* PSC + 0x80 */
  270. volatile u16 tfstat; /* PSC + 0x84 */
  271. volatile u16 reserved26;
  272. volatile u8 tfcntl; /* PSC + 0x88 */
  273. volatile u8 reserved27[5];
  274. volatile u16 tfalarm; /* PSC + 0x8e */
  275. volatile u16 reserved28;
  276. volatile u16 tfrptr; /* PSC + 0x92 */
  277. volatile u16 reserved29;
  278. volatile u16 tfwptr; /* PSC + 0x96 */
  279. volatile u16 reserved30;
  280. volatile u16 tflrfptr; /* PSC + 0x9a */
  281. volatile u16 reserved31;
  282. volatile u16 tflwfptr; /* PSC + 0x9e */
  283. };
  284. struct mpc5xxx_intr {
  285. volatile u32 per_mask; /* INTR + 0x00 */
  286. volatile u32 per_pri1; /* INTR + 0x04 */
  287. volatile u32 per_pri2; /* INTR + 0x08 */
  288. volatile u32 per_pri3; /* INTR + 0x0c */
  289. volatile u32 ctrl; /* INTR + 0x10 */
  290. volatile u32 main_mask; /* INTR + 0x14 */
  291. volatile u32 main_pri1; /* INTR + 0x18 */
  292. volatile u32 main_pri2; /* INTR + 0x1c */
  293. volatile u32 reserved1; /* INTR + 0x20 */
  294. volatile u32 enc_status; /* INTR + 0x24 */
  295. volatile u32 crit_status; /* INTR + 0x28 */
  296. volatile u32 main_status; /* INTR + 0x2c */
  297. volatile u32 per_status; /* INTR + 0x30 */
  298. volatile u32 reserved2; /* INTR + 0x34 */
  299. volatile u32 per_error; /* INTR + 0x38 */
  300. };
  301. struct mpc5xxx_gpio {
  302. volatile u32 port_config; /* GPIO + 0x00 */
  303. volatile u32 simple_gpioe; /* GPIO + 0x04 */
  304. volatile u32 simple_ode; /* GPIO + 0x08 */
  305. volatile u32 simple_ddr; /* GPIO + 0x0c */
  306. volatile u32 simple_dvo; /* GPIO + 0x10 */
  307. volatile u32 simple_ival; /* GPIO + 0x14 */
  308. volatile u8 outo_gpioe; /* GPIO + 0x18 */
  309. volatile u8 reserved1[3]; /* GPIO + 0x19 */
  310. volatile u8 outo_dvo; /* GPIO + 0x1c */
  311. volatile u8 reserved2[3]; /* GPIO + 0x1d */
  312. volatile u8 sint_gpioe; /* GPIO + 0x20 */
  313. volatile u8 reserved3[3]; /* GPIO + 0x21 */
  314. volatile u8 sint_ode; /* GPIO + 0x24 */
  315. volatile u8 reserved4[3]; /* GPIO + 0x25 */
  316. volatile u8 sint_ddr; /* GPIO + 0x28 */
  317. volatile u8 reserved5[3]; /* GPIO + 0x29 */
  318. volatile u8 sint_dvo; /* GPIO + 0x2c */
  319. volatile u8 reserved6[3]; /* GPIO + 0x2d */
  320. volatile u8 sint_inten; /* GPIO + 0x30 */
  321. volatile u8 reserved7[3]; /* GPIO + 0x31 */
  322. volatile u16 sint_itype; /* GPIO + 0x34 */
  323. volatile u16 reserved8; /* GPIO + 0x36 */
  324. volatile u8 gpio_control; /* GPIO + 0x38 */
  325. volatile u8 reserved9[3]; /* GPIO + 0x39 */
  326. volatile u8 sint_istat; /* GPIO + 0x3c */
  327. volatile u8 sint_ival; /* GPIO + 0x3d */
  328. volatile u8 bus_errs; /* GPIO + 0x3e */
  329. volatile u8 reserved10; /* GPIO + 0x3f */
  330. };
  331. struct mpc5xxx_sdma {
  332. volatile u32 taskBar; /* SDMA + 0x00 */
  333. volatile u32 currentPointer; /* SDMA + 0x04 */
  334. volatile u32 endPointer; /* SDMA + 0x08 */
  335. volatile u32 variablePointer; /* SDMA + 0x0c */
  336. volatile u8 IntVect1; /* SDMA + 0x10 */
  337. volatile u8 IntVect2; /* SDMA + 0x11 */
  338. volatile u16 PtdCntrl; /* SDMA + 0x12 */
  339. volatile u32 IntPend; /* SDMA + 0x14 */
  340. volatile u32 IntMask; /* SDMA + 0x18 */
  341. volatile u16 tcr_0; /* SDMA + 0x1c */
  342. volatile u16 tcr_1; /* SDMA + 0x1e */
  343. volatile u16 tcr_2; /* SDMA + 0x20 */
  344. volatile u16 tcr_3; /* SDMA + 0x22 */
  345. volatile u16 tcr_4; /* SDMA + 0x24 */
  346. volatile u16 tcr_5; /* SDMA + 0x26 */
  347. volatile u16 tcr_6; /* SDMA + 0x28 */
  348. volatile u16 tcr_7; /* SDMA + 0x2a */
  349. volatile u16 tcr_8; /* SDMA + 0x2c */
  350. volatile u16 tcr_9; /* SDMA + 0x2e */
  351. volatile u16 tcr_a; /* SDMA + 0x30 */
  352. volatile u16 tcr_b; /* SDMA + 0x32 */
  353. volatile u16 tcr_c; /* SDMA + 0x34 */
  354. volatile u16 tcr_d; /* SDMA + 0x36 */
  355. volatile u16 tcr_e; /* SDMA + 0x38 */
  356. volatile u16 tcr_f; /* SDMA + 0x3a */
  357. volatile u8 IPR0; /* SDMA + 0x3c */
  358. volatile u8 IPR1; /* SDMA + 0x3d */
  359. volatile u8 IPR2; /* SDMA + 0x3e */
  360. volatile u8 IPR3; /* SDMA + 0x3f */
  361. volatile u8 IPR4; /* SDMA + 0x40 */
  362. volatile u8 IPR5; /* SDMA + 0x41 */
  363. volatile u8 IPR6; /* SDMA + 0x42 */
  364. volatile u8 IPR7; /* SDMA + 0x43 */
  365. volatile u8 IPR8; /* SDMA + 0x44 */
  366. volatile u8 IPR9; /* SDMA + 0x45 */
  367. volatile u8 IPR10; /* SDMA + 0x46 */
  368. volatile u8 IPR11; /* SDMA + 0x47 */
  369. volatile u8 IPR12; /* SDMA + 0x48 */
  370. volatile u8 IPR13; /* SDMA + 0x49 */
  371. volatile u8 IPR14; /* SDMA + 0x4a */
  372. volatile u8 IPR15; /* SDMA + 0x4b */
  373. volatile u8 IPR16; /* SDMA + 0x4c */
  374. volatile u8 IPR17; /* SDMA + 0x4d */
  375. volatile u8 IPR18; /* SDMA + 0x4e */
  376. volatile u8 IPR19; /* SDMA + 0x4f */
  377. volatile u8 IPR20; /* SDMA + 0x50 */
  378. volatile u8 IPR21; /* SDMA + 0x51 */
  379. volatile u8 IPR22; /* SDMA + 0x52 */
  380. volatile u8 IPR23; /* SDMA + 0x53 */
  381. volatile u8 IPR24; /* SDMA + 0x54 */
  382. volatile u8 IPR25; /* SDMA + 0x55 */
  383. volatile u8 IPR26; /* SDMA + 0x56 */
  384. volatile u8 IPR27; /* SDMA + 0x57 */
  385. volatile u8 IPR28; /* SDMA + 0x58 */
  386. volatile u8 IPR29; /* SDMA + 0x59 */
  387. volatile u8 IPR30; /* SDMA + 0x5a */
  388. volatile u8 IPR31; /* SDMA + 0x5b */
  389. volatile u32 res1; /* SDMA + 0x5c */
  390. volatile u32 res2; /* SDMA + 0x60 */
  391. volatile u32 res3; /* SDMA + 0x64 */
  392. volatile u32 MDEDebug; /* SDMA + 0x68 */
  393. volatile u32 ADSDebug; /* SDMA + 0x6c */
  394. volatile u32 Value1; /* SDMA + 0x70 */
  395. volatile u32 Value2; /* SDMA + 0x74 */
  396. volatile u32 Control; /* SDMA + 0x78 */
  397. volatile u32 Status; /* SDMA + 0x7c */
  398. volatile u32 EU00; /* SDMA + 0x80 */
  399. volatile u32 EU01; /* SDMA + 0x84 */
  400. volatile u32 EU02; /* SDMA + 0x88 */
  401. volatile u32 EU03; /* SDMA + 0x8c */
  402. volatile u32 EU04; /* SDMA + 0x90 */
  403. volatile u32 EU05; /* SDMA + 0x94 */
  404. volatile u32 EU06; /* SDMA + 0x98 */
  405. volatile u32 EU07; /* SDMA + 0x9c */
  406. volatile u32 EU10; /* SDMA + 0xa0 */
  407. volatile u32 EU11; /* SDMA + 0xa4 */
  408. volatile u32 EU12; /* SDMA + 0xa8 */
  409. volatile u32 EU13; /* SDMA + 0xac */
  410. volatile u32 EU14; /* SDMA + 0xb0 */
  411. volatile u32 EU15; /* SDMA + 0xb4 */
  412. volatile u32 EU16; /* SDMA + 0xb8 */
  413. volatile u32 EU17; /* SDMA + 0xbc */
  414. volatile u32 EU20; /* SDMA + 0xc0 */
  415. volatile u32 EU21; /* SDMA + 0xc4 */
  416. volatile u32 EU22; /* SDMA + 0xc8 */
  417. volatile u32 EU23; /* SDMA + 0xcc */
  418. volatile u32 EU24; /* SDMA + 0xd0 */
  419. volatile u32 EU25; /* SDMA + 0xd4 */
  420. volatile u32 EU26; /* SDMA + 0xd8 */
  421. volatile u32 EU27; /* SDMA + 0xdc */
  422. volatile u32 EU30; /* SDMA + 0xe0 */
  423. volatile u32 EU31; /* SDMA + 0xe4 */
  424. volatile u32 EU32; /* SDMA + 0xe8 */
  425. volatile u32 EU33; /* SDMA + 0xec */
  426. volatile u32 EU34; /* SDMA + 0xf0 */
  427. volatile u32 EU35; /* SDMA + 0xf4 */
  428. volatile u32 EU36; /* SDMA + 0xf8 */
  429. volatile u32 EU37; /* SDMA + 0xfc */
  430. };
  431. /* function prototypes */
  432. void loadtask(int basetask, int tasks);
  433. #endif /* __ASSEMBLY__ */
  434. #endif /* __ASMPPC_MPC5XXX_H */