TOP860.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439
  1. /*
  2. * (C) Copyright 2003
  3. * EMK Elektronik GmbH <www.emk-elektronik.de>
  4. * Reinhard Meyer <r.meyer@emk-elektronik.de>
  5. *
  6. * Configuation settings for the TOP860 board.
  7. *
  8. * -----------------------------------------------------------------
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. /*
  28. * TOP860 is a simple module:
  29. * 16-bit wide FLASH on CS0 (2MB or more)
  30. * 32-bit wide DRAM on CS2 (either 4MB or 16MB)
  31. * FEC with Am79C874 100-Base-T and Fiber Optic
  32. * Ports available, but we choose SMC1 for Console
  33. * 8k I2C EEPROM at address 0xae, 6k user available, 2k factory set
  34. * 32768Hz crystal PLL set for 49.152MHz Core and 24.576MHz Bus Clock
  35. *
  36. * This config has been copied from MBX.h / MBX860T.h
  37. */
  38. /*
  39. * board/config.h - configuration options, board specific
  40. */
  41. #ifndef __CONFIG_H
  42. #define __CONFIG_H
  43. /*
  44. * High Level Configuration Options
  45. * (easy to change)
  46. */
  47. /*-----------------------------------------------------------------------
  48. * CPU and BOARD type
  49. */
  50. #define CONFIG_MPC860 1 /* This is a MPC860 CPU */
  51. #define CONFIG_MPC860T 1 /* even better... an FEC! */
  52. #define CONFIG_TOP860 1 /* ...on a TOP860 module */
  53. #undef CONFIG_WATCHDOG /* watchdog disabled */
  54. #define CONFIG_IDENT_STRING " EMK TOP860"
  55. /*-----------------------------------------------------------------------
  56. * CLOCK settings
  57. */
  58. #define CONFIG_SYSCLK 49152000
  59. #define CFG_XTAL 32768
  60. #define CONFIG_EBDF 1
  61. #define CONFIG_COM 3
  62. #define CONFIG_RTC_MPC8xx
  63. /*-----------------------------------------------------------------------
  64. * Physical memory map as defined by EMK
  65. */
  66. #define CFG_IMMR 0xFFF00000 /* Internal Memory Mapped Register */
  67. #define CFG_FLASH_BASE 0x80000000 /* FLASH in final mapping */
  68. #define CFG_DRAM_BASE 0x00000000 /* DRAM in final mapping */
  69. #define CFG_FLASH_MAX 0x00400000 /* max FLASH to expect */
  70. #define CFG_DRAM_MAX 0x01000000 /* max DRAM to expect */
  71. /*-----------------------------------------------------------------------
  72. * derived values
  73. */
  74. #define CFG_MF (CONFIG_SYSCLK/CFG_XTAL)
  75. #define CFG_CPUCLOCK CONFIG_SYSCLK
  76. #define CFG_BRGCLOCK CONFIG_SYSCLK
  77. #define CFG_BUSCLOCK (CONFIG_SYSCLK >> CONFIG_EBDF)
  78. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  79. #define CONFIG_8xx_GCLK_FREQ CONFIG_SYSCLK
  80. /*-----------------------------------------------------------------------
  81. * FLASH organization
  82. */
  83. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  84. #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  85. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  86. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  87. #define CFG_FLASH_CFI
  88. /*-----------------------------------------------------------------------
  89. * Command interpreter
  90. */
  91. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  92. #undef CONFIG_8xx_CONS_SMC2
  93. #define CONFIG_BAUDRATE 9600
  94. /*
  95. * Allow partial commands to be matched to uniqueness.
  96. */
  97. #define CFG_MATCH_PARTIAL_CMD
  98. /*
  99. * List of available monitor commands. Use the system default list
  100. * plus add some of the "non-standard" commands back in.
  101. * See ./cmd_confdefs.h
  102. */
  103. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  104. CFG_CMD_ASKENV | \
  105. CFG_CMD_DHCP | \
  106. CFG_CMD_I2C | \
  107. CFG_CMD_EEPROM | \
  108. CFG_CMD_REGINFO | \
  109. CFG_CMD_IMMAP | \
  110. CFG_CMD_ELF | \
  111. CFG_CMD_DATE | \
  112. CFG_CMD_MII | \
  113. CFG_CMD_BEDBUG \
  114. )
  115. #define CONFIG_AUTOSCRIPT 1
  116. #define CFG_LOADS_BAUD_CHANGE 1
  117. #undef CONFIG_LOADS_ECHO /* NO echo on for serial download */
  118. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  119. #include <cmd_confdefs.h>
  120. #define CFG_LONGHELP /* undef to save memory */
  121. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  122. #undef CFG_HUSH_PARSER /* Hush parse for U-Boot */
  123. #ifdef CFG_HUSH_PARSER
  124. #define CFG_PROMPT_HUSH_PS2 "> "
  125. #endif
  126. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  127. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  128. #else
  129. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  130. #endif
  131. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  132. #define CFG_MAXARGS 16 /* max number of command args */
  133. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  134. /*-----------------------------------------------------------------------
  135. * Memory Test Command
  136. */
  137. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  138. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  139. /*-----------------------------------------------------------------------
  140. * Environment handler
  141. * only the first 6k in EEPROM are available for user. Of that we use 256b
  142. */
  143. #define CONFIG_SOFT_I2C
  144. #define CFG_ENV_IS_IN_EEPROM 1 /* turn on EEPROM env feature */
  145. #define CFG_ENV_OFFSET 0x1000
  146. #define CFG_ENV_SIZE 0x0700
  147. #define CFG_I2C_EEPROM_ADDR 0x57
  148. #define CFG_FACT_OFFSET 0x1800
  149. #define CFG_FACT_SIZE 0x0800
  150. #define CFG_I2C_FACT_ADDR 0x57
  151. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  152. #define CFG_I2C_EEPROM_ADDR_LEN 2
  153. #define CFG_EEPROM_SIZE 0x2000
  154. #define CFG_I2C_SPEED 100000
  155. #define CFG_I2C_SLAVE 0xFE
  156. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 12
  157. #define CONFIG_ENV_OVERWRITE
  158. #define CONFIG_MISC_INIT_R
  159. #if defined (CONFIG_SOFT_I2C)
  160. #define SDA 0x00010
  161. #define SCL 0x00020
  162. #define DIR immr->im_cpm.cp_pbdir
  163. #define DAT immr->im_cpm.cp_pbdat
  164. #define PAR immr->im_cpm.cp_pbpar
  165. #define ODR immr->im_cpm.cp_pbodr
  166. #define I2C_INIT {PAR&=~(SDA|SCL);ODR&=~(SDA|SCL);DAT|=(SDA|SCL);DIR|=(SDA|SCL);}
  167. #define I2C_READ ((DAT&SDA)?1:0)
  168. #define I2C_SDA(x) {if(x)DAT|=SDA;else DAT&=~SDA;}
  169. #define I2C_SCL(x) {if(x)DAT|=SCL;else DAT&=~SCL;}
  170. #define I2C_DELAY {udelay(5);}
  171. #define I2C_ACTIVE {DIR|=SDA;}
  172. #define I2C_TRISTATE {DIR&=~SDA;}
  173. #endif
  174. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  175. /*-----------------------------------------------------------------------
  176. * defines we need to get FEC running
  177. */
  178. #define CONFIG_NET_MULTI 1 /* the only way to get the FEC in */
  179. #define CONFIG_FEC_ENET 1 /* Ethernet only via FEC */
  180. #define FEC_ENET 1 /* eth.c needs it that way... */
  181. #define CFG_DISCOVER_PHY 1
  182. #define CONFIG_MII 1
  183. #define CONFIG_PHY_ADDR 31
  184. /*-----------------------------------------------------------------------
  185. * adresses
  186. */
  187. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  188. #define CFG_MONITOR_BASE TEXT_BASE
  189. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  190. /*-----------------------------------------------------------------------
  191. * Start addresses for the final memory configuration
  192. * (Set up by the startup code)
  193. * Please note that CFG_SDRAM_BASE _must_ start at 0
  194. */
  195. #define CFG_SDRAM_BASE 0x00000000
  196. #define CFG_FLASH_BASE 0x80000000
  197. /*-----------------------------------------------------------------------
  198. * Definitions for initial stack pointer and data area (in DPRAM)
  199. */
  200. #define CFG_INIT_RAM_ADDR CFG_IMMR
  201. #define CFG_INIT_RAM_END 0x2f00 /* End of used area in DPRAM */
  202. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  203. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  204. #define CFG_INIT_VPD_SIZE 256 /* size in bytes reserved for vpd buffer */
  205. #define CFG_INIT_VPD_OFFSET (CFG_GBL_DATA_OFFSET - CFG_INIT_VPD_SIZE)
  206. #define CFG_INIT_SP_OFFSET (CFG_INIT_VPD_OFFSET-8)
  207. /*-----------------------------------------------------------------------
  208. * Cache Configuration
  209. */
  210. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  211. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  212. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  213. #endif
  214. /* Interrupt level assignments.
  215. */
  216. #define FEC_INTERRUPT SIU_LEVEL1 /* FEC interrupt */
  217. /*
  218. * Internal Definitions
  219. *
  220. * Boot Flags
  221. */
  222. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  223. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  224. /*-----------------------------------------------------------------------
  225. * Debug Enable Register
  226. *-----------------------------------------------------------------------
  227. *
  228. */
  229. #define CFG_DER 0 /* used in start.S */
  230. /*-----------------------------------------------------------------------
  231. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  232. *-----------------------------------------------------------------------
  233. * set up PLPRCR (PLL, Low-Power, and Reset Control Register)
  234. * 12 MF calculated Multiplication factor
  235. * 4 0 0000
  236. * 1 SPLSS 0 System PLL lock status sticky
  237. * 1 TEXPS 1 Timer expired status
  238. * 1 0 0
  239. * 1 TMIST 0 Timers interrupt status
  240. * 1 0 0
  241. * 1 CSRC 0 Clock source (0=DFNH, 1=DFNL)
  242. * 2 LPM 00 Low-power modes
  243. * 1 CSR 0 Checkstop reset enable
  244. * 1 LOLRE 0 Loss-of-lock reset enable
  245. * 1 FIOPD 0 Force I/O pull down
  246. * 5 0 00000
  247. */
  248. #define CFG_PLPRCR (PLPRCR_TEXPS | ((CFG_MF-1)<<20))
  249. /*-----------------------------------------------------------------------
  250. * SYPCR - System Protection Control 11-9
  251. * SYPCR can only be written once after reset!
  252. *-----------------------------------------------------------------------
  253. * set up SYPCR:
  254. * 16 SWTC 0xffff Software watchdog timer count
  255. * 8 BMT 0xff Bus monitor timing
  256. * 1 BME 1 Bus monitor enable
  257. * 3 0 000
  258. * 1 SWF 1 Software watchdog freeze
  259. * 1 SWE 0/1 Software watchdog enable
  260. * 1 SWRI 0/1 Software watchdog reset/interrupt select (1=HRESET)
  261. * 1 SWP 0/1 Software watchdog prescale (1=/2048)
  262. */
  263. #if defined (CONFIG_WATCHDOG)
  264. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  265. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  266. #else
  267. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF)
  268. #endif
  269. /*-----------------------------------------------------------------------
  270. * SIUMCR - SIU Module Configuration 11-6
  271. *-----------------------------------------------------------------------
  272. * set up SIUMCR
  273. * 1 EARB 0 External arbitration
  274. * 3 EARP 000 External arbitration request priority
  275. * 4 0 0000
  276. * 1 DSHW 0 Data show cycles
  277. * 2 DBGC 00 Debug pin configuration
  278. * 2 DBPC 00 Debug port pins configuration
  279. * 1 0 0
  280. * 1 FRC 0 FRZ pin configuration
  281. * 1 DLK 0 Debug register lock
  282. * 1 OPAR 0 Odd parity
  283. * 1 PNCS 0 Parity enable for non memory controller regions
  284. * 1 DPC 0 Data parity pins configuration
  285. * 1 MPRE 0 Multiprocessor reservation enable
  286. * 2 MLRC 11 Multi level reservation control (00=IRQ4, 01=3State, 10=KR/RETRY, 11=SPKROUT)
  287. * 1 AEME 0 Async external master enable
  288. * 1 SEME 0 Sync external master enable
  289. * 1 BSC 0 Byte strobe configuration
  290. * 1 GB5E 0 GPL_B5 enable
  291. * 1 B2DD 0 Bank 2 double drive
  292. * 1 B3DD 0 Bank 3 double drive
  293. * 4 0 0000
  294. */
  295. #define CFG_SIUMCR (SIUMCR_MLRC11)
  296. /*-----------------------------------------------------------------------
  297. * TBSCR - Time Base Status and Control 11-26
  298. *-----------------------------------------------------------------------
  299. * Clear Reference Interrupt Status, Timebase freezing enabled
  300. */
  301. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  302. /*-----------------------------------------------------------------------
  303. * PISCR - Periodic Interrupt Status and Control 11-31
  304. *-----------------------------------------------------------------------
  305. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  306. */
  307. #define CFG_PISCR (PISCR_PS | PISCR_PITF | PISCR_PTE)
  308. /*-----------------------------------------------------------------------
  309. * SCCR - System Clock and reset Control Register 15-27
  310. *-----------------------------------------------------------------------
  311. * set up SCCR (System Clock and Reset Control Register)
  312. * 1 0 0
  313. * 2 COM 11 Clock output module (00=full, 01=half, 11=off)
  314. * 3 0 000
  315. * 1 TBS 1 Timebase source (0=OSCCLK, 1=GCLK2)
  316. * 1 RTDIV 0 Real-time clock divide (0=/4, 1=/512)
  317. * 1 RTSEL 0 Real-time clock select (0=OSCM, 1=EXTCLK)
  318. * 1 CRQEN 0 CPM request enable
  319. * 1 PRQEN 0 Power management request enable
  320. * 2 0 00
  321. * 2 EBDF xx External bus division factor
  322. * 2 0 00
  323. * 2 DFSYNC 00 Division factor for SYNCLK
  324. * 2 DFBRG 00 Division factor for BRGCLK
  325. * 3 DFNL 000 Division factor low frequency
  326. * 3 DFNH 000 Division factor high frequency
  327. * 5 0 00000
  328. */
  329. #define SCCR_MASK 0
  330. #if CONFIG_EBDF
  331. #define CFG_SCCR (SCCR_COM11 | SCCR_TBS | SCCR_EBDF01)
  332. #else
  333. #define CFG_SCCR (SCCR_COM11 | SCCR_TBS)
  334. #endif
  335. /*-----------------------------------------------------------------------
  336. * Chip Select 0 - FLASH
  337. *-----------------------------------------------------------------------
  338. * Preliminary Values
  339. */
  340. /* FLASH timing: CSNT=1 ACS=10 BIH=1 SCY=4 SETA=0 TLRX=1 EHTR=1 */
  341. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_4_CLK | OR_TRLX | OR_EHTR)
  342. #define CFG_OR0_PRELIM (-CFG_FLASH_MAX | CFG_OR_TIMING_FLASH)
  343. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | BR_PS_16 | BR_V )
  344. /*-----------------------------------------------------------------------
  345. * misc
  346. *-----------------------------------------------------------------------
  347. *
  348. */
  349. /*
  350. * Set the autoboot delay in seconds. A delay of -1 disables autoboot
  351. */
  352. #define CONFIG_BOOTDELAY 5
  353. /*
  354. * Pass the clock frequency to the Linux kernel in units of MHz
  355. */
  356. #define CONFIG_CLOCKS_IN_MHZ
  357. #define CONFIG_PREBOOT \
  358. "echo;echo"
  359. #undef CONFIG_BOOTARGS
  360. #define CONFIG_BOOTCOMMAND \
  361. "bootp;" \
  362. "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
  363. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off; " \
  364. "bootm"
  365. /*
  366. * BOOTP options
  367. */
  368. #undef CONFIG_BOOTP_MASK
  369. #define CONFIG_BOOTP_MASK ( CONFIG_BOOTP_DEFAULT | \
  370. CONFIG_BOOTP_BOOTFILESIZE \
  371. )
  372. /*
  373. * Set default IP stuff just to get bootstrap entries into the
  374. * environment so that we can autoscript the full default environment.
  375. */
  376. #define CONFIG_ETHADDR 9a:52:63:15:85:25
  377. #define CONFIG_SERVERIP 10.0.4.200
  378. #define CONFIG_IPADDR 10.0.4.111
  379. /*-----------------------------------------------------------------------
  380. * Defaults for Autoscript
  381. */
  382. #define CFG_LOAD_ADDR 0x00100000 /* default load address */
  383. #define CFG_TFTP_LOADADDR 0x00100000
  384. /*
  385. * For booting Linux, the board info and command line data
  386. * have to be in the first 8 MB of memory, since this is
  387. * the maximum mapped by the Linux kernel during initialization.
  388. */
  389. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  390. #endif /* __CONFIG_H */