init.S 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009
  1. /*----------------------------------------------------------------------+
  2. *
  3. * This source code has been made available to you by IBM on an AS-IS
  4. * basis. Anyone receiving this source is licensed under IBM
  5. * copyrights to use it in any way he or she deems fit, including
  6. * copying it, modifying it, compiling it, and redistributing it either
  7. * with or without modifications. No license under IBM patents or
  8. * patent applications is to be implied by the copyright license.
  9. *
  10. * Any user of this software should understand that IBM cannot provide
  11. * technical support for this software and will not be responsible for
  12. * any consequences resulting from the use of this software.
  13. *
  14. * Any person who transfers this source code or any derivative work
  15. * must include the IBM copyright notice, this paragraph, and the
  16. * preceding two paragraphs in the transferred software.
  17. *
  18. * COPYRIGHT I B M CORPORATION 1995
  19. * LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. *-----------------------------------------------------------------------
  21. */
  22. #include <config.h>
  23. #include <ppc4xx.h>
  24. #include "config.h"
  25. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  26. #define FPGA_BRDC 0xF0300004
  27. #include <ppc_asm.tmpl>
  28. #include <ppc_defs.h>
  29. #include <asm/cache.h>
  30. #include <asm/mmu.h>
  31. #include "exbitgen.h"
  32. /* IIC declarations (This is an extract from 405gp_i2c.h, which also contains some */
  33. /* c-code declarations and consequently can't be included here). */
  34. /* (Possibly to be solved somehow else). */
  35. /*--------------------------------------------------------------------- */
  36. #define I2C_REGISTERS_BASE_ADDRESS 0xEF600500
  37. #define IIC_MDBUF (I2C_REGISTERS_BASE_ADDRESS+IICMDBUF)
  38. #define IIC_SDBUF (I2C_REGISTERS_BASE_ADDRESS+IICSDBUF)
  39. #define IIC_LMADR (I2C_REGISTERS_BASE_ADDRESS+IICLMADR)
  40. #define IIC_HMADR (I2C_REGISTERS_BASE_ADDRESS+IICHMADR)
  41. #define IIC_CNTL (I2C_REGISTERS_BASE_ADDRESS+IICCNTL)
  42. #define IIC_MDCNTL (I2C_REGISTERS_BASE_ADDRESS+IICMDCNTL)
  43. #define IIC_STS (I2C_REGISTERS_BASE_ADDRESS+IICSTS)
  44. #define IIC_EXTSTS (I2C_REGISTERS_BASE_ADDRESS+IICEXTSTS)
  45. #define IIC_LSADR (I2C_REGISTERS_BASE_ADDRESS+IICLSADR)
  46. #define IIC_HSADR (I2C_REGISTERS_BASE_ADDRESS+IICHSADR)
  47. #define IIC_CLKDIV (I2C_REGISTERS_BASE_ADDRESS+IICCLKDIV)
  48. #define IIC_INTRMSK (I2C_REGISTERS_BASE_ADDRESS+IICINTRMSK)
  49. #define IIC_XFRCNT (I2C_REGISTERS_BASE_ADDRESS+IICXFRCNT)
  50. #define IIC_XTCNTLSS (I2C_REGISTERS_BASE_ADDRESS+IICXTCNTLSS)
  51. #define IIC_DIRECTCNTL (I2C_REGISTERS_BASE_ADDRESS+IICDIRECTCNTL)
  52. /* MDCNTL Register Bit definition */
  53. #define IIC_MDCNTL_HSCL 0x01
  54. #define IIC_MDCNTL_EUBS 0x02
  55. #define IIC_MDCNTL_FMDB 0x40
  56. #define IIC_MDCNTL_FSDB 0x80
  57. /* CNTL Register Bit definition */
  58. #define IIC_CNTL_PT 0x01
  59. #define IIC_CNTL_READ 0x02
  60. #define IIC_CNTL_CHT 0x04
  61. /* STS Register Bit definition */
  62. #define IIC_STS_PT 0X01
  63. #define IIC_STS_ERR 0X04
  64. #define IIC_STS_MDBS 0X20
  65. /* EXTSTS Register Bit definition */
  66. #define IIC_EXTSTS_XFRA 0X01
  67. #define IIC_EXTSTS_ICT 0X02
  68. #define IIC_EXTSTS_LA 0X04
  69. /* LED codes used for inditing progress and errors during read of DIMM SPD. */
  70. /*--------------------------------------------------------------------- */
  71. #define LED_SDRAM_CODE_1 0xef
  72. #define LED_SDRAM_CODE_2 0xee
  73. #define LED_SDRAM_CODE_3 0xed
  74. #define LED_SDRAM_CODE_4 0xec
  75. #define LED_SDRAM_CODE_5 0xeb
  76. #define LED_SDRAM_CODE_6 0xea
  77. #define LED_SDRAM_CODE_7 0xe9
  78. #define LED_SDRAM_CODE_8 0xe8
  79. #define LED_SDRAM_CODE_9 0xe7
  80. #define LED_SDRAM_CODE_10 0xe6
  81. #define LED_SDRAM_CODE_11 0xe5
  82. #define LED_SDRAM_CODE_12 0xe4
  83. #define LED_SDRAM_CODE_13 0xe3
  84. #define LED_SDRAM_CODE_14 0xe2
  85. #define LED_SDRAM_CODE_15 0xe1
  86. #define LED_SDRAM_CODE_16 0xe0
  87. #define TIMEBASE_10PS (1000000000 / CONFIG_SYS_CLK_FREQ) * 100
  88. #define FLASH_8bit_AP 0x9B015480
  89. #define FLASH_8bit_CR 0xFFF18000 /* 1MB(min), 8bit, R/W */
  90. #define FLASH_32bit_AP 0x9B015480
  91. #define FLASH_32bit_CR 0xFFE3C000 /* 2MB, 32bit, R/W */
  92. #define WDCR_EBC(reg,val) addi r4,0,reg;\
  93. mtdcr ebccfga,r4;\
  94. addis r4,0,val@h;\
  95. ori r4,r4,val@l;\
  96. mtdcr ebccfgd,r4
  97. /*---------------------------------------------------------------------
  98. * Function: ext_bus_cntlr_init
  99. * Description: Initializes the External Bus Controller for the external
  100. * peripherals. IMPORTANT: For pass1 this code must run from
  101. * cache since you can not reliably change a peripheral banks
  102. * timing register (pbxap) while running code from that bank.
  103. * For ex., since we are running from ROM on bank 0, we can NOT
  104. * execute the code that modifies bank 0 timings from ROM, so
  105. * we run it from cache.
  106. * Bank 0 - Boot flash
  107. * Bank 1-4 - application flash
  108. * Bank 5 - CPLD
  109. * Bank 6 - not used
  110. * Bank 7 - Heathrow chip
  111. *---------------------------------------------------------------------
  112. */
  113. .globl ext_bus_cntlr_init
  114. ext_bus_cntlr_init:
  115. mflr r4 /* save link register */
  116. bl ..getAddr
  117. ..getAddr:
  118. mflr r3 /* get address of ..getAddr */
  119. mtlr r4 /* restore link register */
  120. addi r4,0,14 /* set ctr to 10; used to prefetch */
  121. mtctr r4 /* 10 cache lines to fit this function */
  122. /* in cache (gives us 8x10=80 instrctns) */
  123. ..ebcloop:
  124. icbt r0,r3 /* prefetch cache line for addr in r3 */
  125. addi r3,r3,32 /* move to next cache line */
  126. bdnz ..ebcloop /* continue for 10 cache lines */
  127. mflr r31 /* save link register */
  128. /*-----------------------------------------------------------
  129. * Delay to ensure all accesses to ROM are complete before changing
  130. * bank 0 timings. 200usec should be enough.
  131. * 200,000,000 (cycles/sec) X .000200 (sec) = 0x9C40 cycles
  132. *-----------------------------------------------------------
  133. */
  134. addis r3,0,0x0
  135. ori r3,r3,0xA000 /* ensure 200usec have passed since reset */
  136. mtctr r3
  137. ..spinlp:
  138. bdnz ..spinlp /* spin loop */
  139. /*---------------------------------------------------------------
  140. * Memory Bank 0 (Boot Flash) initialization
  141. *---------------------------------------------------------------
  142. */
  143. WDCR_EBC(pb0ap, FLASH_32bit_AP)
  144. WDCR_EBC(pb0cr, 0xffe38000)
  145. /*pnc WDCR_EBC(pb0cr, FLASH_32bit_CR) */
  146. /*---------------------------------------------------------------
  147. * Memory Bank 5 (CPLD) initialization
  148. *---------------------------------------------------------------
  149. */
  150. WDCR_EBC(pb5ap, 0x01010040)
  151. /*jsa recommendation: WDCR_EBC(pb5ap, 0x00010040) */
  152. WDCR_EBC(pb5cr, 0x10038000)
  153. /*--------------------------------------------------------------- */
  154. /* Memory Bank 6 (not used) initialization */
  155. /*--------------------------------------------------------------- */
  156. WDCR_EBC(pb6cr, 0x00000000)
  157. /* Read HW ID to determine whether old H2 board or new generic CPU board */
  158. addis r3, 0, HW_ID_ADDR@h
  159. ori r3, r3, HW_ID_ADDR@l
  160. lbz r3,0x0000(r3)
  161. cmpi 0, r3, 1 /* if (HW_ID==1) */
  162. beq setup_h2evalboard /* then jump */
  163. cmpi 0, r3, 2 /* if (HW_ID==2) */
  164. beq setup_genieboard /* then jump */
  165. cmpi 0, r3, 3 /* if (HW_ID==3) */
  166. beq setup_genieboard /* then jump */
  167. setup_genieboard:
  168. /*--------------------------------------------------------------- */
  169. /* Memory Bank 1 (Application Flash) initialization for generic CPU board */
  170. /*--------------------------------------------------------------- */
  171. /* WDCR_EBC(pb1ap, 0x7b015480) /###* T.B.M. */
  172. /* WDCR_EBC(pb1ap, 0x7F8FFE80) /###* T.B.M. */
  173. WDCR_EBC(pb1ap, 0x9b015480) /* hlb-20020207: burst 8 bit 6 cycles */
  174. /* WDCR_EBC(pb1cr, 0x20098000) /###* 16 MB */
  175. WDCR_EBC(pb1cr, 0x200B8000) /* 32 MB */
  176. /*--------------------------------------------------------------- */
  177. /* Memory Bank 4 (Onboard FPGA) initialization for generic CPU board */
  178. /*--------------------------------------------------------------- */
  179. WDCR_EBC(pb4ap, 0x01010000) /* */
  180. WDCR_EBC(pb4cr, 0x1021c000) /* */
  181. /*--------------------------------------------------------------- */
  182. /* Memory Bank 7 (Heathrow chip on Reference board) initialization */
  183. /*--------------------------------------------------------------- */
  184. WDCR_EBC(pb7ap, 0x200ffe80) /* No Ready, many wait states (let reflections die out) */
  185. WDCR_EBC(pb7cr, 0X4001A000)
  186. bl setup_continue
  187. setup_h2evalboard:
  188. /*--------------------------------------------------------------- */
  189. /* Memory Bank 1 (Application Flash) initialization */
  190. /*--------------------------------------------------------------- */
  191. WDCR_EBC(pb1ap, 0x7b015480) /* T.B.M. */
  192. /*3010 WDCR_EBC(pb1ap, 0x7F8FFE80) /###* T.B.M. */
  193. WDCR_EBC(pb1cr, 0x20058000)
  194. /*--------------------------------------------------------------- */
  195. /* Memory Bank 2 (Application Flash) initialization */
  196. /*--------------------------------------------------------------- */
  197. WDCR_EBC(pb2ap, 0x7b015480) /* T.B.M. */
  198. /*3010 WDCR_EBC(pb2ap, 0x7F8FFE80) /###* T.B.M. */
  199. WDCR_EBC(pb2cr, 0x20458000)
  200. /*--------------------------------------------------------------- */
  201. /* Memory Bank 3 (Application Flash) initialization */
  202. /*--------------------------------------------------------------- */
  203. WDCR_EBC(pb3ap, 0x7b015480) /* T.B.M. */
  204. /*3010 WDCR_EBC(pb3ap, 0x7F8FFE80) /###* T.B.M. */
  205. WDCR_EBC(pb3cr, 0x20858000)
  206. /*--------------------------------------------------------------- */
  207. /* Memory Bank 4 (Application Flash) initialization */
  208. /*--------------------------------------------------------------- */
  209. WDCR_EBC(pb4ap, 0x7b015480) /* T.B.M. */
  210. /*3010 WDCR_EBC(pb4ap, 0x7F8FFE80) /###* T.B.M. */
  211. WDCR_EBC(pb4cr, 0x20C58000)
  212. /*--------------------------------------------------------------- */
  213. /* Memory Bank 7 (Heathrow chip) initialization */
  214. /*--------------------------------------------------------------- */
  215. WDCR_EBC(pb7ap, 0x02000280) /* No Ready, 4 wait states */
  216. WDCR_EBC(pb7cr, 0X4001A000)
  217. setup_continue:
  218. mtlr r31 /* restore lr */
  219. nop /* pass2 DCR errata #8 */
  220. blr
  221. /*--------------------------------------------------------------------- */
  222. /* Function: sdram_init */
  223. /* Description: Configures SDRAM memory banks. */
  224. /*--------------------------------------------------------------------- */
  225. .globl sdram_init
  226. sdram_init:
  227. #if CFG_MONITOR_BASE < CFG_FLASH_BASE
  228. blr
  229. #else
  230. mflr r31
  231. /* output SDRAM code on LEDs */
  232. addi r4, 0, LED_SDRAM_CODE_1
  233. addis r5, 0, 0x1000
  234. ori r5, r5, 0x0001
  235. stb r4,0(r5)
  236. eieio
  237. /* Read contents of spd */
  238. /*--------------------- */
  239. bl read_spd
  240. /*----------------------------------------------------------- */
  241. /* */
  242. /* */
  243. /* Update SDRAM timing register */
  244. /* */
  245. /* */
  246. /*----------------------------------------------------------- */
  247. /* Read PLL feedback divider and calculate clock period of local bus in */
  248. /* granularity of 10 ps. Save clock period in r30 */
  249. /*-------------------------------------------------------------- */
  250. mfdcr r4, pllmd
  251. addi r9, 0, 25
  252. srw r4, r4, r9
  253. andi. r4, r4, 0x07
  254. addis r5, 0, TIMEBASE_10PS@h
  255. ori r5, r5, TIMEBASE_10PS@l
  256. divwu r30, r5, r4
  257. /* Determine CASL */
  258. /*--------------- */
  259. bl find_casl /* Returns CASL in r3 */
  260. /* Calc trp_clocks = (trp * 100 + (clk - 1)) / clk */
  261. /* (trp read from byte 27 in granularity of 1 ns) */
  262. /*------------------------------------------------ */
  263. mulli r16, r16, 100
  264. add r16, r16, r30
  265. addi r6, 0, 1
  266. subf r16, r6, r16
  267. divwu r16, r16, r30
  268. /* Calc trcd_clocks = (trcd * 100 + (clk - 1) ) / clk */
  269. /* (trcd read from byte 29 in granularity of 1 ns) */
  270. /*--------------------------------------------------- */
  271. mulli r17, r17, 100
  272. add r17, r17, r30
  273. addi r6, 0, 1
  274. subf r17, r6, r17
  275. divwu r17, r17, r30
  276. /* Calc tras_clocks = (tras * 100 + (clk - 1) ) / clk */
  277. /* (tras read from byte 30 in granularity of 1 ns) */
  278. /*--------------------------------------------------- */
  279. mulli r18, r18, 100
  280. add r18, r18, r30
  281. addi r6, 0, 1
  282. subf r18, r6, r18
  283. divwu r18, r18, r30
  284. /* Calc trc_clocks = trp_clocks + tras_clocks */
  285. /*------------------------------------------- */
  286. add r18, r18, r16
  287. /* CASL value */
  288. /*----------- */
  289. addi r9, 0, 23
  290. slw r4, r3, r9
  291. /* PTA = trp_clocks - 1 */
  292. /*--------------------- */
  293. addi r6, 0, 1
  294. subf r5, r6, r16
  295. addi r9, 0, 18
  296. slw r5, r5, r9
  297. or r4, r4, r5
  298. /* CTP = trc_clocks - trp_clocks - trcd_clocks - 1 */
  299. /*------------------------------------------------ */
  300. addi r5, r18, 0
  301. subf r5, r16, r5
  302. subf r5, r17, r5
  303. addi r6, 0, 1
  304. subf r5, r6, r5
  305. addi r9, 0, 16
  306. slw r5, r5, r9
  307. or r4, r4, r5
  308. /* LDF = 1 */
  309. /*-------- */
  310. ori r4, r4, 0x4000
  311. /* RFTA = trc_clocks - 4 */
  312. /*---------------------- */
  313. addi r6, 0, 4
  314. subf r5, r6, r18
  315. addi r9, 0, 2
  316. slw r5, r5, r9
  317. or r4, r4, r5
  318. /* RCD = trcd_clocks - 1 */
  319. /*---------------------- */
  320. addi r6, 0, 1
  321. subf r5, r6, r17
  322. or r4, r4, r5
  323. /*----------------------------------------------------------- */
  324. /* Set SDTR1 */
  325. /*----------------------------------------------------------- */
  326. addi r5,0,mem_sdtr1
  327. mtdcr memcfga,r5
  328. mtdcr memcfgd,r4
  329. /*----------------------------------------------------------- */
  330. /* */
  331. /* */
  332. /* Update memory bank 0-3 configuration registers */
  333. /* */
  334. /* */
  335. /*----------------------------------------------------------- */
  336. /* Build contents of configuration register for bank 0 into r6 */
  337. /*------------------------------------------------------------ */
  338. bl find_mode /* returns addressing mode in r3 */
  339. addi r29, r3, 0 /* save mode temporarily in r29 */
  340. bl find_size_code /* returns size code in r3 */
  341. addi r9, 0, 17 /* bit offset of size code in configuration register */
  342. slw r3, r3, r9 /* */
  343. addi r9, 0, 13 /* bit offset of addressing mode in configuration register */
  344. slw r29, r29, r9 /* */
  345. or r3, r29, r3 /* merge size code and addressing mode */
  346. ori r6, r3, CFG_SDRAM_BASE + 1 /* insert base address and enable bank */
  347. /* Calculate banksize r15 = (density << 22) / 2 */
  348. /*--------------------------------------------- */
  349. addi r9, 0, 21
  350. slw r15, r15, r9
  351. /* Set SDRAM bank 0 register and adjust r6 for next bank */
  352. /*------------------------------------------------------ */
  353. addi r7,0,mem_mb0cf
  354. mtdcr memcfga,r7
  355. mtdcr memcfgd,r6
  356. add r6, r6, r15 /* add bank size to base address for next bank */
  357. /* If two rows/banks then set SDRAM bank 1 register and adjust r6 for next bank */
  358. /*---------------------------------------------------------------------------- */
  359. cmpi 0, r12, 2
  360. bne b1skip
  361. addi r7,0,mem_mb1cf
  362. mtdcr memcfga,r7
  363. mtdcr memcfgd,r6
  364. add r6, r6, r15 /* add bank size to base address for next bank */
  365. /* Set SDRAM bank 2 register and adjust r6 for next bank */
  366. /*------------------------------------------------------ */
  367. b1skip: addi r7,0,mem_mb2cf
  368. mtdcr memcfga,r7
  369. mtdcr memcfgd,r6
  370. add r6, r6, r15 /* add bank size to base address for next bank */
  371. /* If two rows/banks then set SDRAM bank 3 register */
  372. /*------------------------------------------------ */
  373. cmpi 0, r12, 2
  374. bne b3skip
  375. addi r7,0,mem_mb3cf
  376. mtdcr memcfga,r7
  377. mtdcr memcfgd,r6
  378. b3skip:
  379. /*----------------------------------------------------------- */
  380. /* Set RTR */
  381. /*----------------------------------------------------------- */
  382. cmpi 0, r30, 1600
  383. bge rtr_1
  384. addis r7, 0, 0x05F0 /* RTR value for 100Mhz */
  385. bl rtr_2
  386. rtr_1: addis r7, 0, 0x03F8
  387. rtr_2: addi r4,0,mem_rtr
  388. mtdcr memcfga,r4
  389. mtdcr memcfgd,r7
  390. /*----------------------------------------------------------- */
  391. /* Delay to ensure 200usec have elapsed since reset. Assume worst */
  392. /* case that the core is running 200Mhz: */
  393. /* 200,000,000 (cycles/sec) X .000200 (sec) = 0x9C40 cycles */
  394. /*----------------------------------------------------------- */
  395. addis r3,0,0x0000
  396. ori r3,r3,0xA000 /* ensure 200usec have passed since reset */
  397. mtctr r3
  398. ..spinlp2:
  399. bdnz ..spinlp2 /* spin loop */
  400. /*----------------------------------------------------------- */
  401. /* Set memory controller options reg, MCOPT1. */
  402. /* Set DC_EN to '1' and BRD_PRF to '01' for 16 byte PLB Burst */
  403. /* read/prefetch. */
  404. /*----------------------------------------------------------- */
  405. addi r4,0,mem_mcopt1
  406. mtdcr memcfga,r4
  407. addis r4,0,0x80C0 /* set DC_EN=1 */
  408. ori r4,r4,0x0000
  409. mtdcr memcfgd,r4
  410. /*----------------------------------------------------------- */
  411. /* Delay to ensure 10msec have elapsed since reset. This is */
  412. /* required for the MPC952 to stabalize. Assume worst */
  413. /* case that the core is running 200Mhz: */
  414. /* 200,000,000 (cycles/sec) X .010 (sec) = 0x1E8480 cycles */
  415. /* This delay should occur before accessing SDRAM. */
  416. /*----------------------------------------------------------- */
  417. addis r3,0,0x001E
  418. ori r3,r3,0x8480 /* ensure 10msec have passed since reset */
  419. mtctr r3
  420. ..spinlp3:
  421. bdnz ..spinlp3 /* spin loop */
  422. /* output SDRAM code on LEDs */
  423. addi r4, 0, LED_SDRAM_CODE_16
  424. addis r5, 0, 0x1000
  425. ori r5, r5, 0x0001
  426. stb r4,0(r5)
  427. eieio
  428. mtlr r31 /* restore lr */
  429. blr
  430. /*--------------------------------------------------------------------- */
  431. /* Function: read_spd */
  432. /* Description: Reads contents of SPD and saves parameters to be used for */
  433. /* configuration in dedicated registers (see code below). */
  434. /*--------------------------------------------------------------------- */
  435. #define WRITE_I2C(reg,val) \
  436. addi r3,0,val;\
  437. addis r4, 0, 0xef60;\
  438. ori r4, r4, 0x0500 + reg;\
  439. stb r3, 0(r4);\
  440. eieio
  441. #define READ_I2C(reg) \
  442. addis r3, 0, 0xef60;\
  443. ori r3, r3, 0x0500 + reg;\
  444. lbz r3, 0x0000(r3);\
  445. eieio
  446. read_spd:
  447. mflr r5
  448. /* Initialize i2c */
  449. /*--------------- */
  450. WRITE_I2C(IICLMADR, 0x00) /* clear lo master address */
  451. WRITE_I2C(IICHMADR, 0x00) /* clear hi master address */
  452. WRITE_I2C(IICLSADR, 0x00) /* clear lo slave address */
  453. WRITE_I2C(IICHSADR, 0x00) /* clear hi slave address */
  454. WRITE_I2C(IICSTS, 0x08) /* update status register */
  455. WRITE_I2C(IICEXTSTS, 0x8f)
  456. WRITE_I2C(IICCLKDIV, 0x05)
  457. WRITE_I2C(IICINTRMSK, 0x00) /* no interrupts */
  458. WRITE_I2C(IICXFRCNT, 0x00) /* clear transfer count */
  459. WRITE_I2C(IICXTCNTLSS, 0xf0) /* clear extended control & stat */
  460. WRITE_I2C(IICMDCNTL, IIC_MDCNTL_FSDB | IIC_MDCNTL_FMDB) /* mode control */
  461. READ_I2C(IICMDCNTL)
  462. ori r3, r3, IIC_MDCNTL_EUBS | IIC_MDCNTL_HSCL
  463. WRITE_I2C(IICMDCNTL, r3) /* mode control */
  464. WRITE_I2C(IICCNTL, 0x00) /* clear control reg */
  465. /* Wait until initialization completed */
  466. /*------------------------------------ */
  467. bl wait_i2c_transfer_done
  468. WRITE_I2C(IICHMADR, 0x00) /* 7-bit addressing */
  469. WRITE_I2C(IICLMADR, SDRAM_SPD_WRITE_ADDRESS)
  470. /* Write 0 into buffer(start address) */
  471. /*----------------------------------- */
  472. WRITE_I2C(IICMDBUF, 0x00);
  473. /* Wait a little */
  474. /*-------------- */
  475. addis r3,0,0x0000
  476. ori r3,r3,0xA000
  477. mtctr r3
  478. in02: bdnz in02
  479. /* Issue write command */
  480. /*-------------------- */
  481. WRITE_I2C(IICCNTL, IIC_CNTL_PT)
  482. bl wait_i2c_transfer_done
  483. /* Read 128 bytes */
  484. /*--------------- */
  485. addi r7, 0, 0 /* byte counter in r7 */
  486. addi r8, 0, 0 /* checksum in r8 */
  487. rdlp:
  488. /* issue read command */
  489. /*------------------- */
  490. cmpi 0, r7, 127
  491. blt rd01
  492. WRITE_I2C(IICCNTL, IIC_CNTL_READ | IIC_CNTL_PT)
  493. bl rd02
  494. rd01: WRITE_I2C(IICCNTL, IIC_CNTL_READ | IIC_CNTL_CHT | IIC_CNTL_PT)
  495. rd02: bl wait_i2c_transfer_done
  496. /* Fetch byte from buffer */
  497. /*----------------------- */
  498. READ_I2C(IICMDBUF)
  499. /* Retrieve parameters that are going to be used during configuration. */
  500. /* Save them in dedicated registers. */
  501. /*------------------------------------------------------------ */
  502. cmpi 0, r7, 3 /* Save byte 3 in r10 */
  503. bne rd10
  504. addi r10, r3, 0
  505. rd10: cmpi 0, r7, 4 /* Save byte 4 in r11 */
  506. bne rd11
  507. addi r11, r3, 0
  508. rd11: cmpi 0, r7, 5 /* Save byte 5 in r12 */
  509. bne rd12
  510. addi r12, r3, 0
  511. rd12: cmpi 0, r7, 17 /* Save byte 17 in r13 */
  512. bne rd13
  513. addi r13, r3, 0
  514. rd13: cmpi 0, r7, 18 /* Save byte 18 in r14 */
  515. bne rd14
  516. addi r14, r3, 0
  517. rd14: cmpi 0, r7, 31 /* Save byte 31 in r15 */
  518. bne rd15
  519. addi r15, r3, 0
  520. rd15: cmpi 0, r7, 27 /* Save byte 27 in r16 */
  521. bne rd16
  522. addi r16, r3, 0
  523. rd16: cmpi 0, r7, 29 /* Save byte 29 in r17 */
  524. bne rd17
  525. addi r17, r3, 0
  526. rd17: cmpi 0, r7, 30 /* Save byte 30 in r18 */
  527. bne rd18
  528. addi r18, r3, 0
  529. rd18: cmpi 0, r7, 9 /* Save byte 9 in r19 */
  530. bne rd19
  531. addi r19, r3, 0
  532. rd19: cmpi 0, r7, 23 /* Save byte 23 in r20 */
  533. bne rd20
  534. addi r20, r3, 0
  535. rd20: cmpi 0, r7, 25 /* Save byte 25 in r21 */
  536. bne rd21
  537. addi r21, r3, 0
  538. rd21:
  539. /* Calculate checksum of the first 63 bytes */
  540. /*----------------------------------------- */
  541. cmpi 0, r7, 63
  542. bgt rd31
  543. beq rd30
  544. add r8, r8, r3
  545. bl rd31
  546. /* Verify checksum at byte 63 */
  547. /*--------------------------- */
  548. rd30: andi. r8, r8, 0xff /* use only 8 bits */
  549. cmp 0, r8, r3
  550. beq rd31
  551. addi r4, 0, LED_SDRAM_CODE_8
  552. addis r5, 0, 0x1000
  553. ori r5, r5, 0x0001
  554. stb r4,0(r5)
  555. eieio
  556. rderr: bl rderr
  557. rd31:
  558. /* Increment byte counter and check whether all bytes have been read. */
  559. /*------------------------------------------------------------------- */
  560. addi r7, r7, 1
  561. cmpi 0, r7, 127
  562. bgt rd05
  563. bl rdlp
  564. rd05:
  565. mtlr r5 /* restore lr */
  566. blr
  567. wait_i2c_transfer_done:
  568. mflr r6
  569. wt01: READ_I2C(IICSTS)
  570. andi. r4, r3, IIC_STS_PT
  571. cmpi 0, r4, IIC_STS_PT
  572. beq wt01
  573. mtlr r6 /* restore lr */
  574. blr
  575. /*--------------------------------------------------------------------- */
  576. /* Function: find_mode */
  577. /* Description: Determines addressing mode to be used dependent on */
  578. /* number of rows (r10 = byte 3 from SPD), number of columns (r11 = */
  579. /* byte 4 from SPD) and number of banks (r13 = byte 17 from SPD). */
  580. /* mode is returned in r3. */
  581. /* (It would be nicer having a table, pnc). */
  582. /*--------------------------------------------------------------------- */
  583. find_mode:
  584. mflr r5
  585. cmpi 0, r10, 11
  586. bne fm01
  587. cmpi 0, r11, 9
  588. bne fm01
  589. cmpi 0, r13, 2
  590. bne fm01
  591. addi r3, 0, 1
  592. bl fmfound
  593. fm01: cmpi 0, r10, 11
  594. bne fm02
  595. cmpi 0, r11, 10
  596. bne fm02
  597. cmpi 0, r13, 2
  598. bne fm02
  599. addi r3, 0, 1
  600. bl fmfound
  601. fm02: cmpi 0, r10, 12
  602. bne fm03
  603. cmpi 0, r11, 9
  604. bne fm03
  605. cmpi 0, r13, 4
  606. bne fm03
  607. addi r3, 0, 2
  608. bl fmfound
  609. fm03: cmpi 0, r10, 12
  610. bne fm04
  611. cmpi 0, r11, 10
  612. bne fm04
  613. cmpi 0, r13, 4
  614. bne fm04
  615. addi r3, 0, 2
  616. bl fmfound
  617. fm04: cmpi 0, r10, 13
  618. bne fm05
  619. cmpi 0, r11, 9
  620. bne fm05
  621. cmpi 0, r13, 4
  622. bne fm05
  623. addi r3, 0, 3
  624. bl fmfound
  625. fm05: cmpi 0, r10, 13
  626. bne fm06
  627. cmpi 0, r11, 10
  628. bne fm06
  629. cmpi 0, r13, 4
  630. bne fm06
  631. addi r3, 0, 3
  632. bl fmfound
  633. fm06: cmpi 0, r10, 13
  634. bne fm07
  635. cmpi 0, r11, 11
  636. bne fm07
  637. cmpi 0, r13, 4
  638. bne fm07
  639. addi r3, 0, 3
  640. bl fmfound
  641. fm07: cmpi 0, r10, 12
  642. bne fm08
  643. cmpi 0, r11, 8
  644. bne fm08
  645. cmpi 0, r13, 2
  646. bne fm08
  647. addi r3, 0, 4
  648. bl fmfound
  649. fm08: cmpi 0, r10, 12
  650. bne fm09
  651. cmpi 0, r11, 8
  652. bne fm09
  653. cmpi 0, r13, 4
  654. bne fm09
  655. addi r3, 0, 4
  656. bl fmfound
  657. fm09: cmpi 0, r10, 11
  658. bne fm10
  659. cmpi 0, r11, 8
  660. bne fm10
  661. cmpi 0, r13, 2
  662. bne fm10
  663. addi r3, 0, 5
  664. bl fmfound
  665. fm10: cmpi 0, r10, 11
  666. bne fm11
  667. cmpi 0, r11, 8
  668. bne fm11
  669. cmpi 0, r13, 4
  670. bne fm11
  671. addi r3, 0, 5
  672. bl fmfound
  673. fm11: cmpi 0, r10, 13
  674. bne fm12
  675. cmpi 0, r11, 8
  676. bne fm12
  677. cmpi 0, r13, 2
  678. bne fm12
  679. addi r3, 0, 6
  680. bl fmfound
  681. fm12: cmpi 0, r10, 13
  682. bne fm13
  683. cmpi 0, r11, 8
  684. bne fm13
  685. cmpi 0, r13, 4
  686. bne fm13
  687. addi r3, 0, 6
  688. bl fmfound
  689. fm13: cmpi 0, r10, 13
  690. bne fm14
  691. cmpi 0, r11, 9
  692. bne fm14
  693. cmpi 0, r13, 2
  694. bne fm14
  695. addi r3, 0, 7
  696. bl fmfound
  697. fm14: cmpi 0, r10, 13
  698. bne fm15
  699. cmpi 0, r11, 10
  700. bne fm15
  701. cmpi 0, r13, 2
  702. bne fm15
  703. addi r3, 0, 7
  704. bl fmfound
  705. fm15:
  706. /* not found, error code to be issued on LEDs */
  707. addi r7, 0, LED_SDRAM_CODE_2
  708. addis r6, 0, 0x1000
  709. ori r6, r6, 0x0001
  710. stb r7,0(r6)
  711. eieio
  712. fmerr: bl fmerr
  713. fmfound:addi r6, 0, 1
  714. subf r3, r6, r3
  715. mtlr r5 /* restore lr */
  716. blr
  717. /*--------------------------------------------------------------------- */
  718. /* Function: find_size_code */
  719. /* Description: Determines size code to be used in configuring SDRAM controller */
  720. /* dependent on density (r15 = byte 31 from SPD) */
  721. /*--------------------------------------------------------------------- */
  722. find_size_code:
  723. mflr r5
  724. addi r3, r15, 0 /* density */
  725. addi r7, 0, 0
  726. fs01: andi. r6, r3, 0x01
  727. cmpi 0, r6, 1
  728. beq fs04
  729. addi r7, r7, 1
  730. cmpi 0, r7, 7
  731. bge fs02
  732. addi r9, 0, 1
  733. srw r3, r3, r9
  734. bl fs01
  735. /* not found, error code to be issued on LEDs */
  736. fs02: addi r4, 0, LED_SDRAM_CODE_3
  737. addis r8, 0, 0x1000
  738. ori r8, r8, 0x0001
  739. stb r4,0(r8)
  740. eieio
  741. fs03: bl fs03
  742. fs04: addi r3, r7, 0
  743. cmpi 0, r3, 0
  744. beq fs05
  745. addi r6, 0, 1
  746. subf r3, r6, r3
  747. fs05:
  748. mtlr r5 /* restore lr */
  749. blr
  750. /*--------------------------------------------------------------------- */
  751. /* Function: find_casl */
  752. /* Description: Determines CAS latency */
  753. /*--------------------------------------------------------------------- */
  754. find_casl:
  755. mflr r5
  756. andi. r14, r14, 0x7f /* r14 holds supported CAS latencies */
  757. addi r3, 0, 0xff /* preset determined CASL */
  758. addi r4, 0, 6 /* Start at bit 6 of supported CAS latencies */
  759. addi r2, 0, 0 /* Start finding highest CAS latency */
  760. fc01: srw r6, r14, r4 /* */
  761. andi. r6, r6, 0x01 /* */
  762. cmpi 0, r6, 1 /* Check bit for current latency */
  763. bne fc06 /* If not supported, go to next */
  764. cmpi 0, r2, 2 /* Check if third-highest latency */
  765. bge fc04 /* If so, go calculate with another format */
  766. cmpi 0, r2, 0 /* Check if highest latency */
  767. bgt fc02 /* */
  768. addi r7, r19, 0 /* SDRAM cycle time for highest CAS latenty */
  769. bl fc03
  770. fc02:
  771. addi r7, r20, 0 /* SDRAM cycle time for next-highest CAS latenty */
  772. fc03:
  773. addi r8, r7, 0
  774. addi r9, 0, 4
  775. srw r7, r7, r9
  776. andi. r7, r7, 0x0f
  777. mulli r7, r7, 100
  778. andi. r8, r8, 0x0f
  779. mulli r8, r8, 10
  780. add r7, r7, r8
  781. cmp 0, r7, r30
  782. bgt fc05
  783. addi r3, r2, 0
  784. bl fc05
  785. fc04:
  786. addi r7, r21, 0 /* SDRAM cycle time for third-highest CAS latenty */
  787. addi r8, r7, 0
  788. addi r9, 0, 2
  789. srw r7, r7, r9
  790. andi. r7, r7, 0x3f
  791. mulli r7, r7, 100
  792. andi. r8, r8, 0x03
  793. mulli r8, r8, 25
  794. add r7, r7, r8
  795. cmp 0, r7, r30
  796. bgt fc05
  797. addi r3, r2, 0
  798. fc05: addi r2, r2, 1 /* next latency */
  799. cmpi 0, r2, 3
  800. bge fc07
  801. fc06: addi r6, 0, 1
  802. subf r4, r6, r4
  803. cmpi 0, r4, 0
  804. bne fc01
  805. fc07:
  806. mtlr r5 /* restore lr */
  807. blr
  808. #endif
  809. /* Peripheral Bank 1 Access Parameters */
  810. /* 0 BME = 1 ; burstmode enabled */
  811. /* " 1:8" TWT=00110110 ;Transfer wait (details below) */
  812. /* 1:5 FWT=00110 ; first wait = 6 cycles */
  813. /* 6:8 BWT=110 ; burst wait = 6 cycles */
  814. /* 9:11 000 ; reserved */
  815. /* 12:13 CSN=00 ; chip select on timing = 0 */
  816. /* 14:15 OEN=01 ; output enable */
  817. /* 16:17 WBN=01 ; write byte enable on timing 1 cycle */
  818. /* 18:19 WBF=01 ; write byte enable off timing 1 cycle */
  819. /* 20:22 TH=010 ; transfer hold = 2 cycles */
  820. /* 23 RE=0 ; ready enable = disabled */
  821. /* 24 SOR=1 ; sample on ready = same PerClk */
  822. /* 25 BEM=0 ; byte enable mode = only for write cycles */
  823. /* 26 PEN=0 ; parity enable = disable */
  824. /* 27:31 00000 ;reserved */
  825. /* */
  826. /* 1 + 00110 + 110 + 000 + 00 + 01 + 01 + 01 + 010 + 0 + 1 + 0 + 0 + 00000 = 0x9b015480 */
  827. /* */
  828. /* */
  829. /* Code for BDI probe: */
  830. /* */
  831. /* WDCR 18 0x00000011 ;Select PB1AP */
  832. /* WDCR 19 0x1b015480 ;PB1AP: Flash */
  833. /* */
  834. /* Peripheral Bank 0 Access Parameters */
  835. /* 0:11 BAS=0x200 ; base address select = 0x200 * 0x100000 (1MB) = */
  836. /* 12:14 BS=100 ; bank size = 16MB (100) / 32MB (101) */
  837. /* 15:16 BU=11 ; bank usage = read/write */
  838. /* 17:18 BW=00 ; bus width = 8-bit */
  839. /* 19:31 ; reserved */
  840. /* */
  841. /* 0x200 + 100 + 11 + 00 + 0 0000 0000 0000 = 0x20098000 */
  842. /* WDCR 18 0x00000001 ;Select PB1CR */
  843. /* WDCR 19 0x20098000 ;PB1CR: 1MB at 0x00100000, r/w, 8bit */
  844. /* For CPLD */
  845. /* 0 + 00000 + 010 + 000 + 00 + 01 + 00 + 00 + 000 + 0 + 0 + 1 + 0 + 00000 */
  846. /* WDCR_EBC(pb5ap, 0x01010040) */
  847. /*jsa recommendation: WDCR_EBC(pb5ap, 0x00010040) */
  848. /* WDCR_EBC(pb5cr, 0X10018000) */
  849. /* Access parms */
  850. /* 100 3 8 0 0 0 */
  851. /* 0x100 + 001 + 11 + 00 + 0 0000 0000 0000 = 0x10038000 */
  852. /* Address : 0x10000000 */
  853. /* Size: 2 MB */
  854. /* Usage: read/write */
  855. /* Width: 32 bit */
  856. /* For Genie onboard fpga 32 bit interface */
  857. /* 0 1 0 1 0 0 0 0 */
  858. /* 0 + 00000 + 010 + 000 + 00 + 01 + 00 + 00 + 000 + 0 + 0 + 0 + 0 + 00000 */
  859. /* 0x01010000 */
  860. /* Access parms */
  861. /* 102 1 c 0 0 0 */
  862. /* 0x102 + 000 + 11 + 10 + 0 0000 0000 0000 = 0x1021c000 */
  863. /* Address : 0x10200000 */
  864. /* Size: 2 MB */
  865. /* Usage: read/write */
  866. /* Width: 32 bit */
  867. /* Walnut fpga pb7ap */
  868. /* 0 1 8 1 5 2 8 0 */
  869. /* 0 + 00000 + 011 + 000 + 00 + 01 + 01 + 01 + 001 + 0 + 1 + 0 + 0 + 00000 */
  870. /* Walnut fpga pb7cr */
  871. /* 0xF0318000 */
  872. /* */