fsl_pci_init.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501
  1. /*
  2. * Copyright 2007 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  16. * MA 02111-1307 USA
  17. */
  18. #include <common.h>
  19. DECLARE_GLOBAL_DATA_PTR;
  20. /*
  21. * PCI/PCIE Controller initialization for mpc85xx/mpc86xx soc's
  22. *
  23. * Initialize controller and call the common driver/pci pci_hose_scan to
  24. * scan for bridges and devices.
  25. *
  26. * Hose fields which need to be pre-initialized by board specific code:
  27. * regions[]
  28. * first_busno
  29. *
  30. * Fields updated:
  31. * last_busno
  32. */
  33. #include <pci.h>
  34. #include <asm/io.h>
  35. #include <asm/fsl_pci.h>
  36. /* Freescale-specific PCI config registers */
  37. #define FSL_PCI_PBFR 0x44
  38. #define FSL_PCIE_CAP_ID 0x4c
  39. #define FSL_PCIE_CFG_RDY 0x4b0
  40. void pciauto_prescan_setup_bridge(struct pci_controller *hose,
  41. pci_dev_t dev, int sub_bus);
  42. void pciauto_postscan_setup_bridge(struct pci_controller *hose,
  43. pci_dev_t dev, int sub_bus);
  44. void pciauto_config_init(struct pci_controller *hose);
  45. #ifndef CONFIG_SYS_PCI_MEMORY_BUS
  46. #define CONFIG_SYS_PCI_MEMORY_BUS 0
  47. #endif
  48. #ifndef CONFIG_SYS_PCI_MEMORY_PHYS
  49. #define CONFIG_SYS_PCI_MEMORY_PHYS 0
  50. #endif
  51. #if defined(CONFIG_SYS_PCI_64BIT) && !defined(CONFIG_SYS_PCI64_MEMORY_BUS)
  52. #define CONFIG_SYS_PCI64_MEMORY_BUS (64ull*1024*1024*1024)
  53. #endif
  54. /* Setup one inbound ATMU window.
  55. *
  56. * We let the caller decide what the window size should be
  57. */
  58. static void set_inbound_window(volatile pit_t *pi,
  59. struct pci_region *r,
  60. u64 size)
  61. {
  62. u32 sz = (__ilog2_u64(size) - 1);
  63. u32 flag = PIWAR_EN | PIWAR_LOCAL |
  64. PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP;
  65. out_be32(&pi->pitar, r->phys_start >> 12);
  66. out_be32(&pi->piwbar, r->bus_start >> 12);
  67. #ifdef CONFIG_SYS_PCI_64BIT
  68. out_be32(&pi->piwbear, r->bus_start >> 44);
  69. #else
  70. out_be32(&pi->piwbear, 0);
  71. #endif
  72. if (r->flags & PCI_REGION_PREFETCH)
  73. flag |= PIWAR_PF;
  74. out_be32(&pi->piwar, flag | sz);
  75. }
  76. static int fsl_pci_setup_inbound_windows(struct pci_controller *hose,
  77. u64 out_lo, u8 pcie_cap,
  78. volatile pit_t *pi)
  79. {
  80. struct pci_region *r = hose->regions + hose->region_count;
  81. u64 sz = min((u64)gd->ram_size, (1ull << 32));
  82. phys_addr_t phys_start = CONFIG_SYS_PCI_MEMORY_PHYS;
  83. pci_addr_t bus_start = CONFIG_SYS_PCI_MEMORY_BUS;
  84. pci_size_t pci_sz;
  85. /* we have no space available for inbound memory mapping */
  86. if (bus_start > out_lo) {
  87. printf ("no space for inbound mapping of memory\n");
  88. return 0;
  89. }
  90. /* limit size */
  91. if ((bus_start + sz) > out_lo) {
  92. sz = out_lo - bus_start;
  93. debug ("limiting size to %llx\n", sz);
  94. }
  95. pci_sz = 1ull << __ilog2_u64(sz);
  96. /*
  97. * we can overlap inbound/outbound windows on PCI-E since RX & TX
  98. * links a separate
  99. */
  100. if ((pcie_cap == PCI_CAP_ID_EXP) && (pci_sz < sz)) {
  101. debug ("R0 bus_start: %llx phys_start: %llx size: %llx\n",
  102. (u64)bus_start, (u64)phys_start, (u64)sz);
  103. pci_set_region(r, bus_start, phys_start, sz,
  104. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  105. PCI_REGION_PREFETCH);
  106. /* if we aren't an exact power of two match, pci_sz is smaller
  107. * round it up to the next power of two. We report the actual
  108. * size to pci region tracking.
  109. */
  110. if (pci_sz != sz)
  111. sz = 2ull << __ilog2_u64(sz);
  112. set_inbound_window(pi--, r++, sz);
  113. sz = 0; /* make sure we dont set the R2 window */
  114. } else {
  115. debug ("R0 bus_start: %llx phys_start: %llx size: %llx\n",
  116. (u64)bus_start, (u64)phys_start, (u64)pci_sz);
  117. pci_set_region(r, bus_start, phys_start, pci_sz,
  118. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  119. PCI_REGION_PREFETCH);
  120. set_inbound_window(pi--, r++, pci_sz);
  121. sz -= pci_sz;
  122. bus_start += pci_sz;
  123. phys_start += pci_sz;
  124. pci_sz = 1ull << __ilog2_u64(sz);
  125. if (sz) {
  126. debug ("R1 bus_start: %llx phys_start: %llx size: %llx\n",
  127. (u64)bus_start, (u64)phys_start, (u64)pci_sz);
  128. pci_set_region(r, bus_start, phys_start, pci_sz,
  129. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  130. PCI_REGION_PREFETCH);
  131. set_inbound_window(pi--, r++, pci_sz);
  132. sz -= pci_sz;
  133. bus_start += pci_sz;
  134. phys_start += pci_sz;
  135. }
  136. }
  137. #if defined(CONFIG_PHYS_64BIT) && defined(CONFIG_SYS_PCI_64BIT)
  138. /*
  139. * On 64-bit capable systems, set up a mapping for all of DRAM
  140. * in high pci address space.
  141. */
  142. pci_sz = 1ull << __ilog2_u64(gd->ram_size);
  143. /* round up to the next largest power of two */
  144. if (gd->ram_size > pci_sz)
  145. pci_sz = 1ull << (__ilog2_u64(gd->ram_size) + 1);
  146. debug ("R64 bus_start: %llx phys_start: %llx size: %llx\n",
  147. (u64)CONFIG_SYS_PCI64_MEMORY_BUS,
  148. (u64)CONFIG_SYS_PCI_MEMORY_PHYS,
  149. (u64)pci_sz);
  150. pci_set_region(r,
  151. CONFIG_SYS_PCI64_MEMORY_BUS,
  152. CONFIG_SYS_PCI_MEMORY_PHYS,
  153. pci_sz,
  154. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  155. PCI_REGION_PREFETCH);
  156. set_inbound_window(pi--, r++, pci_sz);
  157. #else
  158. pci_sz = 1ull << __ilog2_u64(sz);
  159. if (sz) {
  160. debug ("R2 bus_start: %llx phys_start: %llx size: %llx\n",
  161. (u64)bus_start, (u64)phys_start, (u64)pci_sz);
  162. pci_set_region(r, bus_start, phys_start, pci_sz,
  163. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  164. PCI_REGION_PREFETCH);
  165. sz -= pci_sz;
  166. bus_start += pci_sz;
  167. phys_start += pci_sz;
  168. set_inbound_window(pi--, r++, pci_sz);
  169. }
  170. #endif
  171. #ifdef CONFIG_PHYS_64BIT
  172. if (sz && (((u64)gd->ram_size) < (1ull << 32)))
  173. printf("Was not able to map all of memory via "
  174. "inbound windows -- %lld remaining\n", sz);
  175. #endif
  176. hose->region_count = r - hose->regions;
  177. return 1;
  178. }
  179. void fsl_pci_init(struct pci_controller *hose, u32 cfg_addr, u32 cfg_data)
  180. {
  181. u16 temp16;
  182. u32 temp32;
  183. int enabled, r, inbound = 0;
  184. u16 ltssm;
  185. u8 temp8, pcie_cap;
  186. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *)cfg_addr;
  187. struct pci_region *reg = hose->regions + hose->region_count;
  188. pci_dev_t dev = PCI_BDF(hose->first_busno, 0, 0);
  189. /* Initialize ATMU registers based on hose regions and flags */
  190. volatile pot_t *po = &pci->pot[1]; /* skip 0 */
  191. volatile pit_t *pi = &pci->pit[2]; /* ranges from: 3 to 1 */
  192. u64 out_hi = 0, out_lo = -1ULL;
  193. u32 pcicsrbar, pcicsrbar_sz;
  194. #ifdef DEBUG
  195. int neg_link_w;
  196. #endif
  197. pci_setup_indirect(hose, cfg_addr, cfg_data);
  198. /* Handle setup of outbound windows first */
  199. for (r = 0; r < hose->region_count; r++) {
  200. unsigned long flags = hose->regions[r].flags;
  201. u32 sz = (__ilog2_u64((u64)hose->regions[r].size) - 1);
  202. flags &= PCI_REGION_SYS_MEMORY|PCI_REGION_TYPE;
  203. if (flags != PCI_REGION_SYS_MEMORY) {
  204. u64 start = hose->regions[r].bus_start;
  205. u64 end = start + hose->regions[r].size;
  206. out_be32(&po->powbar, hose->regions[r].phys_start >> 12);
  207. out_be32(&po->potar, start >> 12);
  208. #ifdef CONFIG_SYS_PCI_64BIT
  209. out_be32(&po->potear, start >> 44);
  210. #else
  211. out_be32(&po->potear, 0);
  212. #endif
  213. if (hose->regions[r].flags & PCI_REGION_IO) {
  214. out_be32(&po->powar, POWAR_EN | sz |
  215. POWAR_IO_READ | POWAR_IO_WRITE);
  216. } else {
  217. out_be32(&po->powar, POWAR_EN | sz |
  218. POWAR_MEM_READ | POWAR_MEM_WRITE);
  219. out_lo = min(start, out_lo);
  220. out_hi = max(end, out_hi);
  221. }
  222. po++;
  223. }
  224. }
  225. debug("Outbound memory range: %llx:%llx\n", out_lo, out_hi);
  226. /* setup PCSRBAR/PEXCSRBAR */
  227. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_0, 0xffffffff);
  228. pci_hose_read_config_dword (hose, dev, PCI_BASE_ADDRESS_0, &pcicsrbar_sz);
  229. pcicsrbar_sz = ~pcicsrbar_sz + 1;
  230. if (out_hi < (0x100000000ull - pcicsrbar_sz) ||
  231. (out_lo > 0x100000000ull))
  232. pcicsrbar = 0x100000000ull - pcicsrbar_sz;
  233. else
  234. pcicsrbar = (out_lo - pcicsrbar_sz) & -pcicsrbar_sz;
  235. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_0, pcicsrbar);
  236. out_lo = min(out_lo, (u64)pcicsrbar);
  237. debug("PCICSRBAR @ 0x%x\n", pcicsrbar);
  238. pci_set_region(reg++, pcicsrbar, CONFIG_SYS_CCSRBAR_PHYS,
  239. pcicsrbar_sz, PCI_REGION_SYS_MEMORY);
  240. hose->region_count++;
  241. /* see if we are a PCIe or PCI controller */
  242. pci_hose_read_config_byte(hose, dev, FSL_PCIE_CAP_ID, &pcie_cap);
  243. /* inbound */
  244. inbound = fsl_pci_setup_inbound_windows(hose, out_lo, pcie_cap, pi);
  245. for (r = 0; r < hose->region_count; r++)
  246. debug("PCI reg:%d %016llx:%016llx %016llx %08x\n", r,
  247. (u64)hose->regions[r].phys_start,
  248. hose->regions[r].bus_start,
  249. hose->regions[r].size,
  250. hose->regions[r].flags);
  251. pci_register_hose(hose);
  252. pciauto_config_init(hose); /* grab pci_{mem,prefetch,io} */
  253. hose->current_busno = hose->first_busno;
  254. out_be32(&pci->pedr, 0xffffffff); /* Clear any errors */
  255. out_be32(&pci->peer, ~0x20140); /* Enable All Error Interupts except
  256. * - Master abort (pci)
  257. * - Master PERR (pci)
  258. * - ICCA (PCIe)
  259. */
  260. pci_hose_read_config_dword(hose, dev, PCI_DCR, &temp32);
  261. temp32 |= 0xf000e; /* set URR, FER, NFER (but not CER) */
  262. pci_hose_write_config_dword(hose, dev, PCI_DCR, temp32);
  263. if (pcie_cap == PCI_CAP_ID_EXP) {
  264. pci_hose_read_config_word(hose, dev, PCI_LTSSM, &ltssm);
  265. enabled = ltssm >= PCI_LTSSM_L0;
  266. #ifdef CONFIG_FSL_PCIE_RESET
  267. if (ltssm == 1) {
  268. int i;
  269. debug("....PCIe link error. " "LTSSM=0x%02x.", ltssm);
  270. /* assert PCIe reset */
  271. setbits_be32(&pci->pdb_stat, 0x08000000);
  272. (void) in_be32(&pci->pdb_stat);
  273. udelay(100);
  274. debug(" Asserting PCIe reset @%x = %x\n",
  275. &pci->pdb_stat, in_be32(&pci->pdb_stat));
  276. /* clear PCIe reset */
  277. clrbits_be32(&pci->pdb_stat, 0x08000000);
  278. asm("sync;isync");
  279. for (i=0; i<100 && ltssm < PCI_LTSSM_L0; i++) {
  280. pci_hose_read_config_word(hose, dev, PCI_LTSSM,
  281. &ltssm);
  282. udelay(1000);
  283. debug("....PCIe link error. "
  284. "LTSSM=0x%02x.\n", ltssm);
  285. }
  286. enabled = ltssm >= PCI_LTSSM_L0;
  287. /* we need to re-write the bar0 since a reset will
  288. * clear it
  289. */
  290. pci_hose_write_config_dword(hose, dev,
  291. PCI_BASE_ADDRESS_0, pcicsrbar);
  292. }
  293. #endif
  294. if (!enabled) {
  295. debug("....PCIE link error. Skipping scan."
  296. "LTSSM=0x%02x\n", ltssm);
  297. hose->last_busno = hose->first_busno;
  298. return;
  299. }
  300. out_be32(&pci->pme_msg_det, 0xffffffff);
  301. out_be32(&pci->pme_msg_int_en, 0xffffffff);
  302. #ifdef DEBUG
  303. pci_hose_read_config_word(hose, dev, PCI_LSR, &temp16);
  304. neg_link_w = (temp16 & 0x3f0 ) >> 4;
  305. printf("...PCIE LTSSM=0x%x, Negotiated link width=%d\n",
  306. ltssm, neg_link_w);
  307. #endif
  308. hose->current_busno++; /* Start scan with secondary */
  309. pciauto_prescan_setup_bridge(hose, dev, hose->current_busno);
  310. }
  311. /* Use generic setup_device to initialize standard pci regs,
  312. * but do not allocate any windows since any BAR found (such
  313. * as PCSRBAR) is not in this cpu's memory space.
  314. */
  315. pciauto_setup_device(hose, dev, 0, hose->pci_mem,
  316. hose->pci_prefetch, hose->pci_io);
  317. if (inbound) {
  318. pci_hose_read_config_word(hose, dev, PCI_COMMAND, &temp16);
  319. pci_hose_write_config_word(hose, dev, PCI_COMMAND,
  320. temp16 | PCI_COMMAND_MEMORY);
  321. }
  322. #ifndef CONFIG_PCI_NOSCAN
  323. pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &temp8);
  324. /* Programming Interface (PCI_CLASS_PROG)
  325. * 0 == pci host or pcie root-complex,
  326. * 1 == pci agent or pcie end-point
  327. */
  328. if (!temp8) {
  329. printf(" Scanning PCI bus %02x\n",
  330. hose->current_busno);
  331. hose->last_busno = pci_hose_scan_bus(hose, hose->current_busno);
  332. } else {
  333. debug(" Not scanning PCI bus %02x. PI=%x\n",
  334. hose->current_busno, temp8);
  335. hose->last_busno = hose->current_busno;
  336. }
  337. /* if we are PCIe - update limit regs and subordinate busno
  338. * for the virtual P2P bridge
  339. */
  340. if (pcie_cap == PCI_CAP_ID_EXP) {
  341. pciauto_postscan_setup_bridge(hose, dev, hose->last_busno);
  342. }
  343. #else
  344. hose->last_busno = hose->current_busno;
  345. #endif
  346. /* Clear all error indications */
  347. if (pcie_cap == PCI_CAP_ID_EXP)
  348. out_be32(&pci->pme_msg_det, 0xffffffff);
  349. out_be32(&pci->pedr, 0xffffffff);
  350. pci_hose_read_config_word (hose, dev, PCI_DSR, &temp16);
  351. if (temp16) {
  352. pci_hose_write_config_word(hose, dev, PCI_DSR, 0xffff);
  353. }
  354. pci_hose_read_config_word (hose, dev, PCI_SEC_STATUS, &temp16);
  355. if (temp16) {
  356. pci_hose_write_config_word(hose, dev, PCI_SEC_STATUS, 0xffff);
  357. }
  358. }
  359. int fsl_pci_init_port(struct fsl_pci_info *pci_info,
  360. struct pci_controller *hose, int busno)
  361. {
  362. volatile ccsr_fsl_pci_t *pci;
  363. struct pci_region *r;
  364. pci = (ccsr_fsl_pci_t *) pci_info->regs;
  365. /* on non-PCIe controllers we don't have pme_msg_det so this code
  366. * should do nothing since the read will return 0
  367. */
  368. if (in_be32(&pci->pme_msg_det)) {
  369. out_be32(&pci->pme_msg_det, 0xffffffff);
  370. debug (" with errors. Clearing. Now 0x%08x",
  371. pci->pme_msg_det);
  372. }
  373. r = hose->regions + hose->region_count;
  374. /* outbound memory */
  375. pci_set_region(r++,
  376. pci_info->mem_bus,
  377. pci_info->mem_phys,
  378. pci_info->mem_size,
  379. PCI_REGION_MEM);
  380. /* outbound io */
  381. pci_set_region(r++,
  382. pci_info->io_bus,
  383. pci_info->io_phys,
  384. pci_info->io_size,
  385. PCI_REGION_IO);
  386. hose->region_count = r - hose->regions;
  387. hose->first_busno = busno;
  388. fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  389. printf(" PCIE%x on bus %02x - %02x\n", pci_info->pci_num,
  390. hose->first_busno, hose->last_busno);
  391. return(hose->last_busno + 1);
  392. }
  393. /* Enable inbound PCI config cycles for agent/endpoint interface */
  394. void fsl_pci_config_unlock(struct pci_controller *hose)
  395. {
  396. pci_dev_t dev = PCI_BDF(hose->first_busno,0,0);
  397. u8 agent;
  398. u8 pcie_cap;
  399. u16 pbfr;
  400. pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &agent);
  401. if (!agent)
  402. return;
  403. pci_hose_read_config_byte(hose, dev, FSL_PCIE_CAP_ID, &pcie_cap);
  404. if (pcie_cap != 0x0) {
  405. /* PCIe - set CFG_READY bit of Configuration Ready Register */
  406. pci_hose_write_config_byte(hose, dev, FSL_PCIE_CFG_RDY, 0x1);
  407. } else {
  408. /* PCI - clear ACL bit of PBFR */
  409. pci_hose_read_config_word(hose, dev, FSL_PCI_PBFR, &pbfr);
  410. pbfr &= ~0x20;
  411. pci_hose_write_config_word(hose, dev, FSL_PCI_PBFR, pbfr);
  412. }
  413. }
  414. #ifdef CONFIG_OF_BOARD_SETUP
  415. #include <libfdt.h>
  416. #include <fdt_support.h>
  417. void ft_fsl_pci_setup(void *blob, const char *pci_alias,
  418. struct pci_controller *hose)
  419. {
  420. int off = fdt_path_offset(blob, pci_alias);
  421. if (off >= 0) {
  422. u32 bus_range[2];
  423. bus_range[0] = 0;
  424. bus_range[1] = hose->last_busno - hose->first_busno;
  425. fdt_setprop(blob, off, "bus-range", &bus_range[0], 2*4);
  426. fdt_pci_dma_ranges(blob, off, hose);
  427. }
  428. }
  429. #endif