cmc_pu2.h 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. /*
  2. * 2004-2005 Gary Jennejohn <garyj@denx.de>
  3. *
  4. * Configuration settings for the CMC PU2 board.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. /* ARM asynchronous clock */
  27. #define AT91C_MAIN_CLOCK 179712000 /* from 18.432 MHz crystal (18432000 / 4 * 39) */
  28. #define AT91C_MASTER_CLOCK (AT91C_MAIN_CLOCK/3) /* peripheral clock */
  29. #define AT91_SLOW_CLOCK 32768 /* slow clock */
  30. #define CONFIG_ARM920T 1 /* This is an ARM920T Core */
  31. #define CONFIG_AT91RM9200 1 /* It's an Atmel AT91RM9200 SoC */
  32. #define CONFIG_CMC_PU2 1 /* on an CMC_PU2 Board */
  33. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  34. #define USE_920T_MMU 1
  35. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  36. #define CONFIG_SETUP_MEMORY_TAGS 1
  37. #define CONFIG_INITRD_TAG 1
  38. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  39. #define CONFIG_SYS_USE_MAIN_OSCILLATOR 1
  40. /* flash */
  41. #define CONFIG_SYS_MC_PUIA_VAL 0x00000000
  42. #define CONFIG_SYS_MC_PUP_VAL 0x00000000
  43. #define CONFIG_SYS_MC_PUER_VAL 0x00000000
  44. #define CONFIG_SYS_MC_ASR_VAL 0x00000000
  45. #define CONFIG_SYS_MC_AASR_VAL 0x00000000
  46. #define CONFIG_SYS_EBI_CFGR_VAL 0x00000000
  47. #define CONFIG_SYS_SMC_CSR0_VAL 0x100032ad /* 16bit, 2 TDF, 4 WS */
  48. /* clocks */
  49. #define CONFIG_SYS_PLLAR_VAL 0x2026BE04 /* 179,712 MHz for PCK */
  50. #define CONFIG_SYS_PLLBR_VAL 0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */
  51. #define CONFIG_SYS_MCKR_VAL 0x00000202 /* PCK/3 = MCK Master Clock = 69.120MHz from PLLA */
  52. /* sdram */
  53. #define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
  54. #define CONFIG_SYS_PIOC_BSR_VAL 0x00000000
  55. #define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000
  56. #define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=CONFIG_SYS_SDRAM */
  57. #define CONFIG_SYS_SDRC_CR_VAL 0x3399c1d4 /* set up the CONFIG_SYS_SDRAM */
  58. #define CONFIG_SYS_SDRAM 0x20000000 /* address of the CONFIG_SYS_SDRAM */
  59. #define CONFIG_SYS_SDRAM1 0x20000080 /* address of the CONFIG_SYS_SDRAM */
  60. #define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to CONFIG_SYS_SDRAM */
  61. #define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */
  62. #define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */
  63. #define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
  64. #define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */
  65. #define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
  66. #else
  67. #define CONFIG_SKIP_RELOCATE_UBOOT
  68. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  69. /*
  70. * Size of malloc() pool
  71. */
  72. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
  73. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  74. #define CONFIG_BAUDRATE 9600
  75. /*
  76. * Hardware drivers
  77. */
  78. /* define one of these to choose the DBGU, USART0 or USART1 as console */
  79. #undef CONFIG_DBGU
  80. #define CONFIG_USART0
  81. #undef CONFIG_USART1
  82. #undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */
  83. #undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */
  84. #define CONFIG_HARD_I2C
  85. #ifdef CONFIG_HARD_I2C
  86. #define CONFIG_SYS_I2C_SPEED 0 /* not used */
  87. #define CONFIG_SYS_I2C_SLAVE 0 /* not used */
  88. #define CONFIG_RTC_RS5C372A /* RICOH I2C RTC */
  89. #define CONFIG_SYS_I2C_RTC_ADDR 0x32
  90. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  91. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  92. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
  93. #else
  94. #define CONFIG_TIMESTAMP
  95. #endif
  96. /* still about 20 kB free with this defined */
  97. #define CONFIG_SYS_LONGHELP
  98. #define CONFIG_BOOTDELAY 1
  99. /*
  100. * BOOTP options
  101. */
  102. #define CONFIG_BOOTP_BOOTFILESIZE
  103. #define CONFIG_BOOTP_BOOTPATH
  104. #define CONFIG_BOOTP_GATEWAY
  105. #define CONFIG_BOOTP_HOSTNAME
  106. /*
  107. * Command line configuration.
  108. */
  109. #include <config_cmd_default.h>
  110. #define CONFIG_CMD_DHCP
  111. #define CONFIG_CMD_NFS
  112. #define CONFIG_CMD_SNTP
  113. #undef CONFIG_CMD_FPGA
  114. #undef CONFIG_CMD_MISC
  115. #if defined(CONFIG_HARD_I2C)
  116. #define CONFIG_CMD_DATE
  117. #define CONFIG_CMD_EEPROM
  118. #define CONFIG_CMD_I2C
  119. #endif
  120. #define CONFIG_MISC_INIT_R
  121. #define CONFIG_SYS_LONGHELP
  122. #define AT91_SMART_MEDIA_ALE (1 << 22) /* our ALE is AD22 */
  123. #define AT91_SMART_MEDIA_CLE (1 << 21) /* our CLE is AD21 */
  124. #define CONFIG_NR_DRAM_BANKS 1
  125. #define PHYS_SDRAM 0x20000000
  126. #define PHYS_SDRAM_SIZE 0x1000000 /* 16 megs */
  127. #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
  128. #define CONFIG_SYS_MEMTEST_END CONFIG_SYS_MEMTEST_START + PHYS_SDRAM_SIZE - 262144
  129. #define CONFIG_DRIVER_ETHER
  130. #define CONFIG_NET_RETRY_COUNT 20
  131. #define CONFIG_AT91C_USE_RMII
  132. #define CONFIG_SYS_SPI_WRITE_TOUT (5*CONFIG_SYS_HZ)
  133. #define CONFIG_SYS_MAX_DATAFLASH_BANKS 2
  134. #define CONFIG_SYS_MAX_DATAFLASH_PAGES 16384
  135. #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* Logical adress for CS0 */
  136. #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* Logical adress for CS3 */
  137. #define PHYS_FLASH_1 0x10000000
  138. #define PHYS_FLASH_SIZE 0x800000 /* 8 megs main flash */
  139. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  140. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  141. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  142. #define CONFIG_SYS_MAX_FLASH_SECT 256
  143. #define CONFIG_SYS_FLASH_ERASE_TOUT (11 * CONFIG_SYS_HZ) /* Timeout for Flash Erase */
  144. #define CONFIG_SYS_FLASH_WRITE_TOUT ( 2 * CONFIG_SYS_HZ) /* Timeout for Flash Write */
  145. #define CONFIG_ENV_IS_IN_FLASH 1
  146. #define CONFIG_ENV_OFFSET 0x20000 /* after u-boot.bin */
  147. #define CONFIG_ENV_SECT_SIZE (64 << 10) /* sectors are 64 kB */
  148. #define CONFIG_ENV_SIZE (16 << 10) /* Use only 16 kB */
  149. #define CONFIG_SYS_LOAD_ADDR 0x21000000 /* default load address */
  150. #define CONFIG_SYS_BAUDRATE_TABLE { 115200, 57600, 38400, 19200, 9600 }
  151. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  152. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  153. #define CONFIG_SYS_MAXARGS 32 /* max number of command args */
  154. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  155. #define CONFIG_SYS_HZ 1000
  156. #define CONFIG_SYS_HZ_CLOCK (AT91C_MASTER_CLOCK/2) /* AT91C_TC0_CMR is implicitly set to */
  157. /* AT91C_TC_TIMER_DIV1_CLOCK */
  158. #define CONFIG_STACKSIZE (32*1024) /* regular stack */
  159. #ifdef CONFIG_USE_IRQ
  160. #error CONFIG_USE_IRQ not supported
  161. #endif
  162. #define CONFIG_EXTRA_ENV_SETTINGS \
  163. "net_nfs=tftp ${loadaddr} ${bootfile};run nfsargs addip addcons " \
  164. "addmtd;bootm\0" \
  165. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  166. "nfsroot=${serverip}:${rootpath}\0" \
  167. "net_cramfs=tftp ${loadaddr} ${bootfile}; run flashargs addip " \
  168. "addcons addmtd; bootm\0" \
  169. "flash_cramfs=run flashargs addip addcons addmtd; bootm 10030000\0" \
  170. "flashargs=setenv bootargs root=/dev/mtdblock3 ro\0" \
  171. "addip=setenv bootargs ${bootargs} ethaddr=${ethaddr} " \
  172. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:" \
  173. "${hostname}::off\0" \
  174. "addcons=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
  175. "addmtd=setenv bootargs ${bootargs} mtdparts=cmc_pu2:128k(uboot)ro," \
  176. "64k(environment),768k(linux),4096k(root),-\0" \
  177. "load=tftp ${loadaddr} ${loadfile}\0" \
  178. "update=protect off 10000000 1001ffff;erase 10000000 1001ffff; " \
  179. "cp.b ${loadaddr} 10000000 ${filesize};" \
  180. "protect on 10000000 1001ffff\0" \
  181. "updatel=era 10030000 100effff;tftp ${loadaddr} ${bootfile}; " \
  182. "cp.b ${loadaddr} 10030000 ${filesize}\0" \
  183. "updatec=era 100f0000 104effff;tftp ${loadaddr} ${cramfsimage}; " \
  184. "cp.b ${loadaddr} 100f0000 ${filesize}\0" \
  185. "updatej=era 104f0000 107fffff;tftp ${loadaddr} ${jffsimage}; " \
  186. "cp.b ${loadaddr} 104f0000 ${filesize}\0" \
  187. "cramfsimage=cramfs_cmc-pu2.img\0" \
  188. "jffsimage=jffs2_cmc-pu2.img\0" \
  189. "loadfile=u-boot_cmc-pu2.bin\0" \
  190. "bootfile=uImage_cmc-pu2\0" \
  191. "loadaddr=0x20800000\0" \
  192. "hostname=CMC-TC-PU2\0" \
  193. "bootcmd=run dhcp_start;run flash_cramfs\0" \
  194. "autoload=n\0" \
  195. "dhcp_start=echo no DHCP\0" \
  196. "ipaddr=192.168.0.190\0"
  197. #endif /* __CONFIG_H */