aria.c 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316
  1. /*
  2. * (C) Copyright 2009 Wolfgang Denk <wd@denx.de>
  3. * (C) Copyright 2009 Dave Srl www.dave.eu
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. */
  24. #include <common.h>
  25. #include <asm/bitops.h>
  26. #include <command.h>
  27. #include <asm/io.h>
  28. #include <asm/processor.h>
  29. #include <fdt_support.h>
  30. #ifdef CONFIG_MISC_INIT_R
  31. #include <i2c.h>
  32. #endif
  33. DECLARE_GLOBAL_DATA_PTR;
  34. extern int mpc5121_diu_init(void);
  35. extern void ide_set_reset(int idereset);
  36. /* Clocks in use */
  37. #define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
  38. CLOCK_SCCR1_LPC_EN | \
  39. CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
  40. CLOCK_SCCR1_PSCFIFO_EN | \
  41. CLOCK_SCCR1_DDR_EN | \
  42. CLOCK_SCCR1_FEC_EN | \
  43. CLOCK_SCCR1_PATA_EN | \
  44. CLOCK_SCCR1_PCI_EN | \
  45. CLOCK_SCCR1_TPR_EN)
  46. #define SCCR2_CLOCKS_EN (CLOCK_SCCR2_MEM_EN | \
  47. CLOCK_SCCR2_SPDIF_EN | \
  48. CLOCK_SCCR2_DIU_EN | \
  49. CLOCK_SCCR2_I2C_EN)
  50. #define CSAW_START(start) ((start) & 0xFFFF0000)
  51. #define CSAW_STOP(start, size) (((start) + (size) - 1) >> 16)
  52. long int fixed_sdram(void);
  53. int board_early_init_f(void)
  54. {
  55. volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  56. u32 spridr;
  57. /*
  58. * Initialize Local Window for the On Board FPGA access
  59. */
  60. out_be32(&im->sysconf.lpcs2aw,
  61. CSAW_START(CONFIG_SYS_ARIA_FPGA_BASE) |
  62. CSAW_STOP(CONFIG_SYS_ARIA_FPGA_BASE, CONFIG_SYS_ARIA_FPGA_SIZE)
  63. );
  64. out_be32(&im->lpc.cs_cfg[2], CONFIG_SYS_CS2_CFG);
  65. /*
  66. * According to MPC5121e RM, configuring local access windows should
  67. * be followed by a dummy read of the config register that was
  68. * modified last and an isync
  69. */
  70. in_be32(&im->sysconf.lpcs2aw);
  71. __asm__ __volatile__ ("isync");
  72. /*
  73. * Initialize Local Window for the On Board SRAM access
  74. */
  75. out_be32(&im->sysconf.lpcs6aw,
  76. CSAW_START(CONFIG_SYS_ARIA_SRAM_BASE) |
  77. CSAW_STOP(CONFIG_SYS_ARIA_SRAM_BASE, CONFIG_SYS_ARIA_SRAM_SIZE)
  78. );
  79. out_be32(&im->lpc.cs_cfg[6], CONFIG_SYS_CS6_CFG);
  80. /*
  81. * According to MPC5121e RM, configuring local access windows should
  82. * be followed by a dummy read of the config register that was
  83. * modified last and an isync
  84. */
  85. in_be32(&im->sysconf.lpcs6aw);
  86. __asm__ __volatile__ ("isync");
  87. /*
  88. * Configure Flash Speed
  89. */
  90. out_be32(&im->lpc.cs_cfg[0], CONFIG_SYS_CS0_CFG);
  91. spridr = in_be32(&im->sysconf.spridr);
  92. if (SVR_MJREV(spridr) >= 2)
  93. out_be32(&im->lpc.altr, CONFIG_SYS_CS_ALETIMING);
  94. /*
  95. * Enable clocks
  96. */
  97. out_be32(&im->clk.sccr[0], SCCR1_CLOCKS_EN);
  98. out_be32(&im->clk.sccr[1], SCCR2_CLOCKS_EN);
  99. #if defined(CONFIG_IIM) || defined(CONFIG_CMD_FUSE)
  100. setbits_be32(&im->clk.sccr[1], CLOCK_SCCR2_IIM_EN);
  101. #endif
  102. return 0;
  103. }
  104. phys_size_t initdram (int board_type)
  105. {
  106. return fixed_sdram();
  107. }
  108. /*
  109. * fixed sdram init:
  110. * The board doesn't use memory modules that have serial presence
  111. * detect or similar mechanism for discovery of the DRAM settings
  112. */
  113. long int fixed_sdram (void)
  114. {
  115. volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  116. u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
  117. u32 msize_log2 = __ilog2(msize);
  118. u32 i;
  119. /* Initialize IO Control */
  120. out_be32(&im->io_ctrl.io_control_mem, IOCTRL_MUX_DDR);
  121. /* Initialize DDR Local Window */
  122. out_be32(&im->sysconf.ddrlaw.bar, CONFIG_SYS_DDR_BASE & 0xFFFFF000);
  123. out_be32(&im->sysconf.ddrlaw.ar, msize_log2 - 1);
  124. /*
  125. * According to MPC5121e RM, configuring local access windows should
  126. * be followed by a dummy read of the config register that was
  127. * modified last and an isync
  128. */
  129. in_be32(&im->sysconf.ddrlaw.ar);
  130. __asm__ __volatile__ ("isync");
  131. /* Enable DDR */
  132. out_be32(&im->mddrc.ddr_sys_config, CONFIG_SYS_MDDRC_SYS_CFG_EN);
  133. /* Initialize DDR Priority Manager */
  134. out_be32(&im->mddrc.prioman_config1, CONFIG_SYS_MDDRCGRP_PM_CFG1);
  135. out_be32(&im->mddrc.prioman_config2, CONFIG_SYS_MDDRCGRP_PM_CFG2);
  136. out_be32(&im->mddrc.hiprio_config, CONFIG_SYS_MDDRCGRP_HIPRIO_CFG);
  137. out_be32(&im->mddrc.lut_table0_main_upper, CONFIG_SYS_MDDRCGRP_LUT0_MU);
  138. out_be32(&im->mddrc.lut_table0_main_lower, CONFIG_SYS_MDDRCGRP_LUT0_ML);
  139. out_be32(&im->mddrc.lut_table1_main_upper, CONFIG_SYS_MDDRCGRP_LUT1_MU);
  140. out_be32(&im->mddrc.lut_table1_main_lower, CONFIG_SYS_MDDRCGRP_LUT1_ML);
  141. out_be32(&im->mddrc.lut_table2_main_upper, CONFIG_SYS_MDDRCGRP_LUT2_MU);
  142. out_be32(&im->mddrc.lut_table2_main_lower, CONFIG_SYS_MDDRCGRP_LUT2_ML);
  143. out_be32(&im->mddrc.lut_table3_main_upper, CONFIG_SYS_MDDRCGRP_LUT3_MU);
  144. out_be32(&im->mddrc.lut_table3_main_lower, CONFIG_SYS_MDDRCGRP_LUT3_ML);
  145. out_be32(&im->mddrc.lut_table4_main_upper, CONFIG_SYS_MDDRCGRP_LUT4_MU);
  146. out_be32(&im->mddrc.lut_table4_main_lower, CONFIG_SYS_MDDRCGRP_LUT4_ML);
  147. out_be32(&im->mddrc.lut_table0_alternate_upper, CONFIG_SYS_MDDRCGRP_LUT0_AU);
  148. out_be32(&im->mddrc.lut_table0_alternate_lower, CONFIG_SYS_MDDRCGRP_LUT0_AL);
  149. out_be32(&im->mddrc.lut_table1_alternate_upper, CONFIG_SYS_MDDRCGRP_LUT1_AU);
  150. out_be32(&im->mddrc.lut_table1_alternate_lower, CONFIG_SYS_MDDRCGRP_LUT1_AL);
  151. out_be32(&im->mddrc.lut_table2_alternate_upper, CONFIG_SYS_MDDRCGRP_LUT2_AU);
  152. out_be32(&im->mddrc.lut_table2_alternate_lower, CONFIG_SYS_MDDRCGRP_LUT2_AL);
  153. out_be32(&im->mddrc.lut_table3_alternate_upper, CONFIG_SYS_MDDRCGRP_LUT3_AU);
  154. out_be32(&im->mddrc.lut_table3_alternate_lower, CONFIG_SYS_MDDRCGRP_LUT3_AL);
  155. out_be32(&im->mddrc.lut_table4_alternate_upper, CONFIG_SYS_MDDRCGRP_LUT4_AU);
  156. out_be32(&im->mddrc.lut_table4_alternate_lower, CONFIG_SYS_MDDRCGRP_LUT4_AL);
  157. /* Initialize MDDRC */
  158. out_be32(&im->mddrc.ddr_sys_config, CONFIG_SYS_MDDRC_SYS_CFG);
  159. out_be32(&im->mddrc.ddr_time_config0, CONFIG_SYS_MDDRC_TIME_CFG0);
  160. out_be32(&im->mddrc.ddr_time_config1, CONFIG_SYS_MDDRC_TIME_CFG1);
  161. out_be32(&im->mddrc.ddr_time_config2, CONFIG_SYS_MDDRC_TIME_CFG2);
  162. /* Initialize DDR */
  163. for (i = 0; i < 10; i++)
  164. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_NOP);
  165. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_PCHG_ALL);
  166. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_NOP);
  167. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_RFSH);
  168. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_NOP);
  169. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_RFSH);
  170. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_NOP);
  171. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_INIT_DEV_OP);
  172. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_NOP);
  173. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_EM2);
  174. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_NOP);
  175. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_PCHG_ALL);
  176. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_EM2);
  177. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_EM3);
  178. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_EN_DLL);
  179. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_INIT_DEV_OP);
  180. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_PCHG_ALL);
  181. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_RFSH);
  182. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_INIT_DEV_OP);
  183. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_OCD_DEFAULT);
  184. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_PCHG_ALL);
  185. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_NOP);
  186. /* Start MDDRC */
  187. out_be32(&im->mddrc.ddr_time_config0, CONFIG_SYS_MDDRC_TIME_CFG0_RUN);
  188. out_be32(&im->mddrc.ddr_sys_config, CONFIG_SYS_MDDRC_SYS_CFG_RUN);
  189. return msize;
  190. }
  191. int misc_init_r(void)
  192. {
  193. u32 tmp;
  194. /* we use I2C-2 for on-board eeprom */
  195. i2c_set_bus_num(2);
  196. tmp = in_be32((u32*)CONFIG_SYS_ARIA_FPGA_BASE);
  197. printf("FPGA: %u-%u.%u.%u\n",
  198. (tmp & 0xFF000000) >> 24,
  199. (tmp & 0x00FF0000) >> 16,
  200. (tmp & 0x0000FF00) >> 8,
  201. tmp & 0x000000FF
  202. );
  203. #ifdef CONFIG_FSL_DIU_FB
  204. # if !(defined(CONFIG_VIDEO) || defined(CONFIG_CFB_CONSOLE))
  205. mpc5121_diu_init();
  206. # endif
  207. #endif
  208. return 0;
  209. }
  210. static iopin_t ioregs_init[] = {
  211. /*
  212. * FEC
  213. */
  214. /* FEC on PSCx_x*/
  215. {
  216. offsetof(struct ioctrl512x, io_control_psc0_0), 5, 0,
  217. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  218. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  219. },
  220. {
  221. offsetof(struct ioctrl512x, io_control_psc1_0), 10, 0,
  222. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  223. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  224. },
  225. {
  226. offsetof(struct ioctrl512x, io_control_spdif_txclk), 3, 0,
  227. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  228. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  229. },
  230. /*
  231. * DIU
  232. */
  233. /* FUNC2=DIU CLK */
  234. {
  235. offsetof(struct ioctrl512x, io_control_psc6_0), 1, 0,
  236. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  237. IO_PIN_PUE(0) | IO_PIN_ST(1) | IO_PIN_DS(3)
  238. },
  239. /* FUNC2=DIU_HSYNC */
  240. {
  241. offsetof(struct ioctrl512x, io_control_psc6_1), 1, 0,
  242. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  243. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  244. },
  245. /* FUNC2=DIUVSYNC Sets Next 26 to DIU Pads */
  246. {
  247. offsetof(struct ioctrl512x, io_control_psc6_4), 26, 0,
  248. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  249. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  250. },
  251. /*
  252. * On board SRAM
  253. */
  254. /* FUNC2=/LPC CS6 */
  255. {
  256. offsetof(struct ioctrl512x, io_control_j1850_rx), 1, 0,
  257. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  258. IO_PIN_PUE(1) | IO_PIN_ST(1) | IO_PIN_DS(3)
  259. },
  260. };
  261. int checkboard (void)
  262. {
  263. puts("Board: ARIA\n");
  264. /* initialize function mux & slew rate IO inter alia on IO Pins */
  265. iopin_initialize(ioregs_init, ARRAY_SIZE(ioregs_init));
  266. return 0;
  267. }
  268. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  269. void ft_board_setup(void *blob, bd_t *bd)
  270. {
  271. ft_cpu_setup(blob, bd);
  272. fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
  273. }
  274. #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */