omap.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /*
  2. * (C) Copyright 2010
  3. * Texas Instruments, <www.ti.com>
  4. *
  5. * Authors:
  6. * Aneesh V <aneesh@ti.com>
  7. * Sricharan R <r.sricharan@ti.com>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef _OMAP5_H_
  28. #define _OMAP5_H_
  29. #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
  30. #include <asm/types.h>
  31. #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
  32. /*
  33. * L4 Peripherals - L4 Wakeup and L4 Core now
  34. */
  35. #define OMAP54XX_L4_CORE_BASE 0x4A000000
  36. #define OMAP54XX_L4_WKUP_BASE 0x4Ae00000
  37. #define OMAP54XX_L4_PER_BASE 0x48000000
  38. #define OMAP54XX_DRAM_ADDR_SPACE_START 0x80000000
  39. #define OMAP54XX_DRAM_ADDR_SPACE_END 0xFFFFFFFF
  40. #define DRAM_ADDR_SPACE_START OMAP54XX_DRAM_ADDR_SPACE_START
  41. #define DRAM_ADDR_SPACE_END OMAP54XX_DRAM_ADDR_SPACE_END
  42. /* CONTROL_ID_CODE */
  43. #define CONTROL_ID_CODE 0x4A002204
  44. /* To be verified */
  45. #define OMAP5430_CONTROL_ID_CODE_ES1_0 0x0B94202F
  46. #define OMAP5430_CONTROL_ID_CODE_ES2_0 0x1B94202F
  47. #define OMAP5432_CONTROL_ID_CODE_ES1_0 0x0B99802F
  48. #define OMAP5432_CONTROL_ID_CODE_ES2_0 0x1B99802F
  49. #define DRA752_CONTROL_ID_CODE_ES1_0 0x0B99002F
  50. /* UART */
  51. #define UART1_BASE (OMAP54XX_L4_PER_BASE + 0x6a000)
  52. #define UART2_BASE (OMAP54XX_L4_PER_BASE + 0x6c000)
  53. #define UART3_BASE (OMAP54XX_L4_PER_BASE + 0x20000)
  54. /* General Purpose Timers */
  55. #define GPT1_BASE (OMAP54XX_L4_WKUP_BASE + 0x18000)
  56. #define GPT2_BASE (OMAP54XX_L4_PER_BASE + 0x32000)
  57. #define GPT3_BASE (OMAP54XX_L4_PER_BASE + 0x34000)
  58. /* Watchdog Timer2 - MPU watchdog */
  59. #define WDT2_BASE (OMAP54XX_L4_WKUP_BASE + 0x14000)
  60. /* GPMC */
  61. #define OMAP54XX_GPMC_BASE 0x50000000
  62. /*
  63. * Hardware Register Details
  64. */
  65. /* Watchdog Timer */
  66. #define WD_UNLOCK1 0xAAAA
  67. #define WD_UNLOCK2 0x5555
  68. /* GP Timer */
  69. #define TCLR_ST (0x1 << 0)
  70. #define TCLR_AR (0x1 << 1)
  71. #define TCLR_PRE (0x1 << 5)
  72. /* Control Module */
  73. #define LDOSRAM_ACTMODE_VSET_IN_MASK (0x1F << 5)
  74. #define LDOSRAM_VOLT_CTRL_OVERRIDE 0x0401040f
  75. #define CONTROL_EFUSE_1_OVERRIDE 0x1C4D0110
  76. #define CONTROL_EFUSE_2_OVERRIDE 0x00084000
  77. /* LPDDR2 IO regs */
  78. #define CONTROL_LPDDR2IO_SLEW_125PS_DRV8_PULL_DOWN 0x1C1C1C1C
  79. #define CONTROL_LPDDR2IO_SLEW_325PS_DRV8_GATE_KEEPER 0x9E9E9E9E
  80. #define CONTROL_LPDDR2IO_SLEW_315PS_DRV12_PULL_DOWN 0x7C7C7C7C
  81. #define LPDDR2IO_GR10_WD_MASK (3 << 17)
  82. #define CONTROL_LPDDR2IO_3_VAL 0xA0888C00
  83. /* CONTROL_EFUSE_2 */
  84. #define CONTROL_EFUSE_2_NMOS_PMOS_PTV_CODE_1 0x00ffc000
  85. #define SDCARD_PWRDNZ (1 << 26)
  86. #define SDCARD_BIAS_HIZ_MODE (1 << 25)
  87. #define SDCARD_BIAS_PWRDNZ (1 << 22)
  88. #define SDCARD_PBIASLITE_VMODE (1 << 21)
  89. #ifndef __ASSEMBLY__
  90. struct s32ktimer {
  91. unsigned char res[0x10];
  92. unsigned int s32k_cr; /* 0x10 */
  93. };
  94. #define DEVICE_TYPE_SHIFT 0x6
  95. #define DEVICE_TYPE_MASK (0x7 << DEVICE_TYPE_SHIFT)
  96. #define DEVICE_GP 0x3
  97. /* Output impedance control */
  98. #define ds_120_ohm 0x0
  99. #define ds_60_ohm 0x1
  100. #define ds_45_ohm 0x2
  101. #define ds_30_ohm 0x3
  102. #define ds_mask 0x3
  103. /* Slew rate control */
  104. #define sc_slow 0x0
  105. #define sc_medium 0x1
  106. #define sc_fast 0x2
  107. #define sc_na 0x3
  108. #define sc_mask 0x3
  109. /* Target capacitance control */
  110. #define lb_5_12_pf 0x0
  111. #define lb_12_25_pf 0x1
  112. #define lb_25_50_pf 0x2
  113. #define lb_50_80_pf 0x3
  114. #define lb_mask 0x3
  115. #define usb_i_mask 0x7
  116. #define DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN 0x80828082
  117. #define DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN 0x82828200
  118. #define DDR_IO_0_DDR2_DQ_INT_EN_ALL_DDR3_CA_DIS_ALL 0x8421
  119. #define DDR_IO_1_DQ_OUT_EN_ALL_DQ_INT_EN_ALL 0x8421084
  120. #define DDR_IO_2_CA_OUT_EN_ALL_CA_INT_EN_ALL 0x8421000
  121. #define DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL 0x7C7C7C6C
  122. #define DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL 0x64646464
  123. #define DDR_IO_0_VREF_CELLS_DDR3_VALUE 0xBAE8C631
  124. #define DDR_IO_1_VREF_CELLS_DDR3_VALUE 0xBC6318DC
  125. #define DDR_IO_2_VREF_CELLS_DDR3_VALUE 0x0
  126. #define DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2 0x7C7C7C7C
  127. #define DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2 0x64656465
  128. #define DDR_IO_0_VREF_CELLS_DDR3_VALUE_ES2 0xBAE8C631
  129. #define DDR_IO_1_VREF_CELLS_DDR3_VALUE_ES2 0xB46318D8
  130. #define DDR_IO_2_VREF_CELLS_DDR3_VALUE_ES2 0x84210000
  131. #define EFUSE_1 0x45145100
  132. #define EFUSE_2 0x45145100
  133. #define EFUSE_3 0x45145100
  134. #define EFUSE_4 0x45145100
  135. #endif /* __ASSEMBLY__ */
  136. /*
  137. * Non-secure SRAM Addresses
  138. * Non-secure RAM starts at 0x40300000 for GP devices. But we keep SRAM_BASE
  139. * at 0x40304000(EMU base) so that our code works for both EMU and GP
  140. */
  141. #define NON_SECURE_SRAM_START 0x40300000
  142. #define NON_SECURE_SRAM_END 0x40320000 /* Not inclusive */
  143. /* base address for indirect vectors (internal boot mode) */
  144. #define SRAM_ROM_VECT_BASE 0x4031F000
  145. /* CONTROL_SRCOMP_XXX_SIDE */
  146. #define OVERRIDE_XS_SHIFT 30
  147. #define OVERRIDE_XS_MASK (1 << 30)
  148. #define SRCODE_READ_XS_SHIFT 12
  149. #define SRCODE_READ_XS_MASK (0xff << 12)
  150. #define PWRDWN_XS_SHIFT 11
  151. #define PWRDWN_XS_MASK (1 << 11)
  152. #define DIVIDE_FACTOR_XS_SHIFT 4
  153. #define DIVIDE_FACTOR_XS_MASK (0x7f << 4)
  154. #define MULTIPLY_FACTOR_XS_SHIFT 1
  155. #define MULTIPLY_FACTOR_XS_MASK (0x7 << 1)
  156. #define SRCODE_OVERRIDE_SEL_XS_SHIFT 0
  157. #define SRCODE_OVERRIDE_SEL_XS_MASK (1 << 0)
  158. /* ABB settings */
  159. #define OMAP_ABB_SETTLING_TIME 50
  160. #define OMAP_ABB_CLOCK_CYCLES 16
  161. /* ABB tranxdone mask */
  162. #define OMAP_ABB_MPU_TXDONE_MASK (0x1 << 7)
  163. /* ABB efuse masks */
  164. #define OMAP5_ABB_FUSE_VSET_MASK (0x1F << 24)
  165. #define OMAP5_ABB_FUSE_ENABLE_MASK (0x1 << 29)
  166. #define OMAP5_ABB_LDOVBBMPU_MUX_CTRL_MASK (0x1 << 10)
  167. #define OMAP5_ABB_LDOVBBMPU_VSET_OUT_MASK (0x1f << 0)
  168. #ifndef __ASSEMBLY__
  169. struct srcomp_params {
  170. s8 divide_factor;
  171. s8 multiply_factor;
  172. };
  173. struct ctrl_ioregs {
  174. u32 ctrl_ddrch;
  175. u32 ctrl_lpddr2ch;
  176. u32 ctrl_ddr3ch;
  177. u32 ctrl_ddrio_0;
  178. u32 ctrl_ddrio_1;
  179. u32 ctrl_ddrio_2;
  180. u32 ctrl_emif_sdram_config_ext;
  181. };
  182. #endif /* __ASSEMBLY__ */
  183. #endif