omap3_evm.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325
  1. /*
  2. * (C) Copyright 2006-2008
  3. * Texas Instruments.
  4. * Author :
  5. * Manikandan Pillai <mani.pillai@ti.com>
  6. * Derived from Beagle Board and 3430 SDP code by
  7. * Richard Woodruff <r-woodruff2@ti.com>
  8. * Syed Mohammed Khasim <khasim@ti.com>
  9. *
  10. * Manikandan Pillai <mani.pillai@ti.com>
  11. *
  12. * Configuration settings for the TI OMAP3 EVM board.
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /*
  35. * High Level Configuration Options
  36. */
  37. #define CONFIG_ARMCORTEXA8 1 /* This is an ARM V7 CPU core */
  38. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  39. #define CONFIG_OMAP34XX 1 /* which is a 34XX */
  40. #define CONFIG_OMAP3430 1 /* which is in a 3430 */
  41. #define CONFIG_OMAP3_EVM 1 /* working with EVM */
  42. #include <asm/arch/cpu.h> /* get chip and board defs */
  43. #include <asm/arch/omap3.h>
  44. /*
  45. * Display CPU and Board information
  46. */
  47. #define CONFIG_DISPLAY_CPUINFO 1
  48. #define CONFIG_DISPLAY_BOARDINFO 1
  49. /* Clock Defines */
  50. #define V_OSCK 26000000 /* Clock output from T2 */
  51. #define V_SCLK (V_OSCK >> 1)
  52. #undef CONFIG_USE_IRQ /* no support for IRQs */
  53. #define CONFIG_MISC_INIT_R
  54. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  55. #define CONFIG_SETUP_MEMORY_TAGS 1
  56. #define CONFIG_INITRD_TAG 1
  57. #define CONFIG_REVISION_TAG 1
  58. /*
  59. * Size of malloc() pool
  60. */
  61. #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
  62. /* Sector */
  63. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
  64. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for */
  65. /* initial data */
  66. /*
  67. * Hardware drivers
  68. */
  69. /*
  70. * NS16550 Configuration
  71. */
  72. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  73. #define CONFIG_SYS_NS16550
  74. #define CONFIG_SYS_NS16550_SERIAL
  75. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  76. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  77. /*
  78. * select serial console configuration
  79. */
  80. #define CONFIG_CONS_INDEX 1
  81. #define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1
  82. #define CONFIG_SERIAL1 1 /* UART1 on OMAP3 EVM */
  83. /* allow to overwrite serial and ethaddr */
  84. #define CONFIG_ENV_OVERWRITE
  85. #define CONFIG_BAUDRATE 115200
  86. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  87. 115200}
  88. #define CONFIG_MMC 1
  89. #define CONFIG_OMAP3_MMC 1
  90. #define CONFIG_DOS_PARTITION 1
  91. /* commands to include */
  92. #include <config_cmd_default.h>
  93. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  94. #define CONFIG_CMD_FAT /* FAT support */
  95. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  96. #define CONFIG_CMD_I2C /* I2C serial bus support */
  97. #define CONFIG_CMD_MMC /* MMC support */
  98. #define CONFIG_CMD_ONENAND /* ONENAND support */
  99. #define CONFIG_CMD_DHCP
  100. #define CONFIG_CMD_PING
  101. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  102. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  103. #undef CONFIG_CMD_IMI /* iminfo */
  104. #undef CONFIG_CMD_IMLS /* List all found images */
  105. #define CONFIG_SYS_NO_FLASH
  106. #define CONFIG_HARD_I2C 1
  107. #define CONFIG_SYS_I2C_SPEED 100000
  108. #define CONFIG_SYS_I2C_SLAVE 1
  109. #define CONFIG_SYS_I2C_BUS 0
  110. #define CONFIG_SYS_I2C_BUS_SELECT 1
  111. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  112. /*
  113. * TWL4030
  114. */
  115. #define CONFIG_TWL4030_POWER 1
  116. /*
  117. * Board NAND Info.
  118. */
  119. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  120. /* to access nand */
  121. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  122. /* to access */
  123. /* nand at CS0 */
  124. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
  125. /* NAND devices */
  126. #define CONFIG_SYS_64BIT_VSPRINTF /* needed for nand_util.c */
  127. #define CONFIG_JFFS2_NAND
  128. /* nand device jffs2 lives on */
  129. #define CONFIG_JFFS2_DEV "nand0"
  130. /* start of jffs2 partition */
  131. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  132. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
  133. /* Environment information */
  134. #define CONFIG_BOOTDELAY 10
  135. #define CONFIG_BOOTFILE uImage
  136. #define CONFIG_EXTRA_ENV_SETTINGS \
  137. "loadaddr=0x82000000\0" \
  138. "console=ttyS2,115200n8\0" \
  139. "mmcargs=setenv bootargs console=${console} " \
  140. "root=/dev/mmcblk0p2 rw " \
  141. "rootfstype=ext3 rootwait\0" \
  142. "nandargs=setenv bootargs console=${console} " \
  143. "root=/dev/mtdblock4 rw " \
  144. "rootfstype=jffs2\0" \
  145. "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
  146. "bootscript=echo Running bootscript from mmc ...; " \
  147. "source ${loadaddr}\0" \
  148. "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
  149. "mmcboot=echo Booting from mmc ...; " \
  150. "run mmcargs; " \
  151. "bootm ${loadaddr}\0" \
  152. "nandboot=echo Booting from nand ...; " \
  153. "run nandargs; " \
  154. "onenand read ${loadaddr} 280000 400000; " \
  155. "bootm ${loadaddr}\0" \
  156. #define CONFIG_BOOTCOMMAND \
  157. "if mmc init; then " \
  158. "if run loadbootscript; then " \
  159. "run bootscript; " \
  160. "else " \
  161. "if run loaduimage; then " \
  162. "run mmcboot; " \
  163. "else run nandboot; " \
  164. "fi; " \
  165. "fi; " \
  166. "else run nandboot; fi"
  167. #define CONFIG_AUTO_COMPLETE 1
  168. /*
  169. * Miscellaneous configurable options
  170. */
  171. #define V_PROMPT "OMAP3_EVM # "
  172. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  173. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  174. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  175. #define CONFIG_SYS_PROMPT V_PROMPT
  176. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  177. /* Print Buffer Size */
  178. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  179. sizeof(CONFIG_SYS_PROMPT) + 16)
  180. #define CONFIG_SYS_MAXARGS 16 /* max number of command */
  181. /* args */
  182. /* Boot Argument Buffer Size */
  183. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  184. /* memtest works on */
  185. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
  186. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  187. 0x01F00000) /* 31MB */
  188. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
  189. /* address */
  190. /*
  191. * OMAP3 has 12 GP timers, they can be driven by the system clock
  192. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  193. * This rate is divided by a local divisor.
  194. */
  195. #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
  196. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  197. #define CONFIG_SYS_HZ 1000
  198. /*-----------------------------------------------------------------------
  199. * Stack sizes
  200. *
  201. * The stack sizes are set up in start.S using the settings below
  202. */
  203. #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
  204. #ifdef CONFIG_USE_IRQ
  205. #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */
  206. #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */
  207. #endif
  208. /*-----------------------------------------------------------------------
  209. * Physical Memory Map
  210. */
  211. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  212. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  213. #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
  214. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  215. /* SDRAM Bank Allocation method */
  216. #define SDRC_R_B_C 1
  217. /*-----------------------------------------------------------------------
  218. * FLASH and environment organization
  219. */
  220. /* **** PISMO SUPPORT *** */
  221. /* Configure the PISMO */
  222. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  223. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  224. #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
  225. /* on one chip */
  226. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
  227. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
  228. #define CONFIG_SYS_FLASH_BASE boot_flash_base
  229. /* Monitor at start of flash */
  230. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  231. #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
  232. #define CONFIG_ENV_IS_IN_ONENAND 1
  233. #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
  234. #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
  235. #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec
  236. #define CONFIG_ENV_OFFSET boot_flash_off
  237. #define CONFIG_ENV_ADDR boot_flash_env_addr
  238. /*-----------------------------------------------------------------------
  239. * CFI FLASH driver setup
  240. */
  241. /* timeout values are in ticks */
  242. #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
  243. #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
  244. /* Flash banks JFFS2 should use */
  245. #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
  246. CONFIG_SYS_MAX_NAND_DEVICE)
  247. #define CONFIG_SYS_JFFS2_MEM_NAND
  248. /* use flash_info[2] */
  249. #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
  250. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  251. #ifndef __ASSEMBLY__
  252. extern struct gpmc *gpmc_cfg;
  253. extern unsigned int boot_flash_base;
  254. extern volatile unsigned int boot_flash_env_addr;
  255. extern unsigned int boot_flash_off;
  256. extern unsigned int boot_flash_sec;
  257. extern unsigned int boot_flash_type;
  258. #endif
  259. /*----------------------------------------------------------------------------
  260. * SMSC9115 Ethernet from SMSC9118 family
  261. *----------------------------------------------------------------------------
  262. */
  263. #if defined(CONFIG_CMD_NET)
  264. #define CONFIG_NET_MULTI
  265. #define CONFIG_SMC911X
  266. #define CONFIG_SMC911X_32_BIT
  267. #define CONFIG_SMC911X_BASE 0x2C000000
  268. #endif /* (CONFIG_CMD_NET) */
  269. /*
  270. * BOOTP fields
  271. */
  272. #define CONFIG_BOOTP_SUBNETMASK 0x00000001
  273. #define CONFIG_BOOTP_GATEWAY 0x00000002
  274. #define CONFIG_BOOTP_HOSTNAME 0x00000004
  275. #define CONFIG_BOOTP_BOOTPATH 0x00000010
  276. #endif /* __CONFIG_H */