CPCI405AB.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387
  1. /*
  2. * (C) Copyright 2001-2003
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
  35. #define CONFIG_CPCI405_VER2 1 /* ...version 2 */
  36. #define CONFIG_CPCI405AB 1 /* ...and special AB version */
  37. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  38. #define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
  39. #define CONFIG_BAUDRATE 9600
  40. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  41. #undef CONFIG_BOOTARGS
  42. #undef CONFIG_BOOTCOMMAND
  43. #define CONFIG_PREBOOT /* enable preboot variable */
  44. #undef CONFIG_LOADS_ECHO /* echo on for serial download */
  45. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  46. #define CONFIG_PPC4xx_EMAC
  47. #define CONFIG_MII 1 /* MII PHY management */
  48. #define CONFIG_PHY_ADDR 0 /* PHY address */
  49. #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
  50. #define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
  51. #define CONFIG_NET_MULTI 1
  52. #undef CONFIG_HAS_ETH1
  53. #define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
  54. /*
  55. * BOOTP options
  56. */
  57. #define CONFIG_BOOTP_SUBNETMASK
  58. #define CONFIG_BOOTP_GATEWAY
  59. #define CONFIG_BOOTP_HOSTNAME
  60. #define CONFIG_BOOTP_BOOTPATH
  61. #define CONFIG_BOOTP_DNS
  62. #define CONFIG_BOOTP_DNS2
  63. #define CONFIG_BOOTP_SEND_HOSTNAME
  64. /*
  65. * Command line configuration.
  66. */
  67. #include <config_cmd_default.h>
  68. #define CONFIG_CMD_DHCP
  69. #define CONFIG_CMD_PCI
  70. #define CONFIG_CMD_IRQ
  71. #define CONFIG_CMD_IDE
  72. #define CONFIG_CMD_FAT
  73. #define CONFIG_CMD_ELF
  74. #define CONFIG_CMD_DATE
  75. #define CONFIG_CMD_I2C
  76. #define CONFIG_CMD_MII
  77. #define CONFIG_CMD_PING
  78. #define CONFIG_CMD_BSP
  79. #define CONFIG_CMD_EEPROM
  80. #define CONFIG_MAC_PARTITION
  81. #define CONFIG_DOS_PARTITION
  82. #define CONFIG_SUPPORT_VFAT
  83. #undef CONFIG_WATCHDOG /* watchdog disabled */
  84. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  85. /*
  86. * Miscellaneous configurable options
  87. */
  88. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  89. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  90. #undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  91. #ifdef CONFIG_SYS_HUSH_PARSER
  92. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  93. #endif
  94. #if defined(CONFIG_CMD_KGDB)
  95. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  96. #else
  97. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  98. #endif
  99. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  100. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  101. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  102. #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
  103. #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  104. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  105. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  106. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
  107. #define CONFIG_SYS_BASE_BAUD 691200
  108. /* The following table includes the supported baudrates */
  109. #define CONFIG_SYS_BAUDRATE_TABLE \
  110. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  111. 57600, 115200, 230400, 460800, 921600 }
  112. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  113. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  114. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  115. #define CONFIG_CMDLINE_EDITING /* add command line history */
  116. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  117. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  118. #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
  119. /*-----------------------------------------------------------------------
  120. * PCI stuff
  121. *-----------------------------------------------------------------------
  122. */
  123. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  124. #define PCI_HOST_FORCE 1 /* configure as pci host */
  125. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  126. #define CONFIG_PCI /* include pci support */
  127. #define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
  128. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  129. /* resource configuration */
  130. #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  131. #define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
  132. #define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
  133. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  134. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
  135. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
  136. #define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
  137. #define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
  138. #define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
  139. #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  140. #define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
  141. #define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
  142. #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  143. /*-----------------------------------------------------------------------
  144. * IDE/ATA stuff
  145. *-----------------------------------------------------------------------
  146. */
  147. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  148. #undef CONFIG_IDE_LED /* no led for ide supported */
  149. #define CONFIG_IDE_RESET 1 /* reset for ide supported */
  150. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
  151. #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
  152. #define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
  153. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  154. #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
  155. #define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
  156. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
  157. /*-----------------------------------------------------------------------
  158. * Start addresses for the final memory configuration
  159. * (Set up by the startup code)
  160. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  161. */
  162. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  163. #define CONFIG_SYS_FLASH_BASE 0xFFFC0000
  164. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  165. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
  166. #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
  167. #define CONFIG_PRAM 0 /* use pram variable to overwrite */
  168. /*
  169. * For booting Linux, the board info and command line data
  170. * have to be in the first 8 MB of memory, since this is
  171. * the maximum mapped by the Linux kernel during initialization.
  172. */
  173. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  174. #define CONFIG_OF_LIBFDT
  175. #define CONFIG_OF_BOARD_SETUP
  176. /*-----------------------------------------------------------------------
  177. * FLASH organization
  178. */
  179. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  180. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  181. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  182. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  183. #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  184. #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  185. #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  186. /*
  187. * The following defines are added for buggy IOP480 byte interface.
  188. * All other boards should use the standard values (CPCI405 etc.)
  189. */
  190. #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
  191. #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
  192. #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
  193. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  194. /*-----------------------------------------------------------------------
  195. * I2C EEPROM (CAT24WC32) for environment
  196. */
  197. #define CONFIG_HARD_I2C /* I2c with hardware support */
  198. #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
  199. #define CONFIG_SYS_I2C_SLAVE 0x7F
  200. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC32 */
  201. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
  202. /* mask of address bits that overflow into the "EEPROM chip address" */
  203. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x01
  204. #define CONFIG_SYS_I2C_MULTI_EEPROMS 1 /* more than one eeprom used! */
  205. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* The Catalyst CAT24WC32 has */
  206. /* 32 byte page write mode using*/
  207. /* last 5 bits of the address */
  208. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  209. /* Use EEPROM for environment variables */
  210. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  211. #define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
  212. #define CONFIG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
  213. /* total size of a CAT24WC32 is 4096 bytes */
  214. #define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
  215. #define CONFIG_SYS_NVRAM_SIZE (32*1024) /* NVRAM size */
  216. #define CONFIG_SYS_VXWORKS_MAC_PTR (CONFIG_SYS_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
  217. /*
  218. * Init Memory Controller:
  219. *
  220. * BR0/1 and OR0/1 (FLASH)
  221. */
  222. #define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
  223. #define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
  224. /*-----------------------------------------------------------------------
  225. * External Bus Controller (EBC) Setup
  226. */
  227. /* Memory Bank 0 (Flash Bank 0) initialization */
  228. #define CONFIG_SYS_EBC_PB0AP 0x92015480
  229. #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  230. /* Memory Bank 1 (Flash Bank 1) initialization */
  231. #define CONFIG_SYS_EBC_PB1AP 0x92015480
  232. #define CONFIG_SYS_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
  233. /* Memory Bank 2 (CAN0, 1) initialization */
  234. #define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  235. #define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  236. #define CONFIG_SYS_LED_ADDR 0xF0000380
  237. /* Memory Bank 3 (CompactFlash IDE) initialization */
  238. #define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  239. #define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
  240. /* Memory Bank 4 (NVRAM/RTC) initialization */
  241. /*#define CONFIG_SYS_EBC_PB4AP 0x01805280 / * TWT=3,WBN=1,WBF=1,TH=1,SOR=1 */
  242. #define CONFIG_SYS_EBC_PB4AP 0x01805680 /* TWT=3,WBN=1,WBF=1,TH=3,SOR=1 */
  243. #define CONFIG_SYS_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
  244. /* Memory Bank 5 (optional Quart) initialization */
  245. #define CONFIG_SYS_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
  246. #define CONFIG_SYS_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
  247. /* Memory Bank 6 (FPGA internal) initialization */
  248. #define CONFIG_SYS_EBC_PB6AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  249. #define CONFIG_SYS_EBC_PB6CR 0xF041A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
  250. #define CONFIG_SYS_FPGA_BASE_ADDR 0xF0400000
  251. /*-----------------------------------------------------------------------
  252. * FPGA stuff
  253. */
  254. /* FPGA internal regs */
  255. #define CONFIG_SYS_FPGA_MODE 0x00
  256. #define CONFIG_SYS_FPGA_STATUS 0x02
  257. #define CONFIG_SYS_FPGA_TS 0x04
  258. #define CONFIG_SYS_FPGA_TS_LOW 0x06
  259. #define CONFIG_SYS_FPGA_TS_CAP0 0x10
  260. #define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12
  261. #define CONFIG_SYS_FPGA_TS_CAP1 0x14
  262. #define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16
  263. #define CONFIG_SYS_FPGA_TS_CAP2 0x18
  264. #define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a
  265. #define CONFIG_SYS_FPGA_TS_CAP3 0x1c
  266. #define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e
  267. /* FPGA Mode Reg */
  268. #define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001
  269. #define CONFIG_SYS_FPGA_MODE_DUART_RESET 0x0002
  270. #define CONFIG_SYS_FPGA_MODE_ENABLE_OUTPUT 0x0004 /* only set on CPCI-405 Ver 3 */
  271. #define CONFIG_SYS_FPGA_MODE_1WIRE_DIR 0x0100 /* dir=1 -> output */
  272. #define CONFIG_SYS_FPGA_MODE_SIM_OK_DIR 0x0200
  273. #define CONFIG_SYS_FPGA_MODE_TESTRIG_FAIL_DIR 0x0400
  274. #define CONFIG_SYS_FPGA_MODE_1WIRE 0x1000
  275. #define CONFIG_SYS_FPGA_MODE_SIM_OK 0x2000 /* wired-or net from all devices */
  276. #define CONFIG_SYS_FPGA_MODE_TESTRIG_FAIL 0x4000
  277. /* FPGA Status Reg */
  278. #define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001
  279. #define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002
  280. #define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004
  281. #define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008
  282. #define CONFIG_SYS_FPGA_STATUS_1WIRE 0x1000
  283. #define CONFIG_SYS_FPGA_STATUS_SIM_OK 0x2000
  284. #define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
  285. #define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S30 */
  286. /* FPGA program pin configuration */
  287. #define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
  288. #define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
  289. #define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
  290. #define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
  291. #define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
  292. /*-----------------------------------------------------------------------
  293. * Definitions for initial stack pointer and data area (in data cache)
  294. */
  295. #define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
  296. #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */
  297. #define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM */
  298. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  299. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  300. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  301. /*
  302. * Internal Definitions
  303. *
  304. * Boot Flags
  305. */
  306. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  307. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  308. #endif /* __CONFIG_H */