CATcenter.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799
  1. /*
  2. * ueberarbeitet durch Christoph Seyfert
  3. *
  4. * (C) Copyright 2004-2005 DENX Software Engineering,
  5. * Wolfgang Grandegger <wg@denx.de>
  6. * (C) Copyright 2003
  7. * DAVE Srl
  8. *
  9. * http://www.dave-tech.it
  10. * http://www.wawnet.biz
  11. * mailto:info@wawnet.biz
  12. *
  13. * Credits: Stefan Roese, Wolfgang Denk
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. /*
  31. * board/config.h - configuration options, board specific
  32. */
  33. #ifndef __CONFIG_H
  34. #define __CONFIG_H
  35. #define CONFIG_PPCHAMELEON_MODULE_BA 0 /* Basic Model */
  36. #define CONFIG_PPCHAMELEON_MODULE_ME 1 /* Medium Model */
  37. #define CONFIG_PPCHAMELEON_MODULE_HI 2 /* High-End Model */
  38. #ifndef CONFIG_PPCHAMELEON_MODULE_MODEL
  39. #define CONFIG_PPCHAMELEON_MODULE_MODEL CONFIG_PPCHAMELEON_MODULE_BA
  40. #endif
  41. /* Only one of the following two symbols must be defined (default is 25 MHz)
  42. * CONFIG_PPCHAMELEON_CLK_25
  43. * CONFIG_PPCHAMELEON_CLK_33
  44. */
  45. #if (!defined(CONFIG_PPCHAMELEON_CLK_25) && !defined(CONFIG_PPCHAMELEON_CLK_33))
  46. #define CONFIG_PPCHAMELEON_CLK_25
  47. #endif
  48. #if (defined(CONFIG_PPCHAMELEON_CLK_25) && defined(CONFIG_PPCHAMELEON_CLK_33))
  49. #error "* Two external frequencies (SysClk) are defined! *"
  50. #endif
  51. #undef CONFIG_PPCHAMELEON_SMI712
  52. /*
  53. * Debug stuff
  54. */
  55. #undef __DEBUG_START_FROM_SRAM__
  56. #define __DISABLE_MACHINE_EXCEPTION__
  57. #ifdef __DEBUG_START_FROM_SRAM__
  58. #define CONFIG_SYS_DUMMY_FLASH_SIZE 1024*1024*4
  59. #endif
  60. /*
  61. * High Level Configuration Options
  62. * (easy to change)
  63. */
  64. #define CONFIG_405EP 1 /* This is a PPC405 CPU */
  65. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  66. #define CONFIG_PPCHAMELEONEVB 1 /* ...on a PPChameleonEVB board */
  67. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  68. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  69. #ifdef CONFIG_PPCHAMELEON_CLK_25
  70. # define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
  71. #elif (defined (CONFIG_PPCHAMELEON_CLK_33))
  72. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  73. #else
  74. # error "* External frequency (SysClk) not defined! *"
  75. #endif
  76. #define CONFIG_UART1_CONSOLE 1 /* Use second UART */
  77. #define CONFIG_BAUDRATE 115200
  78. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  79. #define CONFIG_VERSION_VARIABLE 1 /* add version variable */
  80. #define CONFIG_IDENT_STRING "1"
  81. #undef CONFIG_BOOTARGS
  82. /* Ethernet stuff */
  83. #define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */
  84. #define CONFIG_ETHADDR 00:50:C2:1E:AF:FE
  85. #define CONFIG_HAS_ETH1
  86. #define CONFIG_ETH1ADDR 00:50:C2:1E:AF:FD
  87. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  88. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  89. #undef CONFIG_EXT_PHY
  90. #define CONFIG_NET_MULTI 1
  91. #define CONFIG_MII 1 /* MII PHY management */
  92. #ifndef CONFIG_EXT_PHY
  93. #define CONFIG_PHY_ADDR 1 /* EMAC0 PHY address */
  94. #define CONFIG_PHY1_ADDR 16 /* EMAC1 PHY address */
  95. #else
  96. #define CONFIG_PHY_ADDR 2 /* PHY address */
  97. #endif
  98. #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
  99. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  100. /*
  101. * BOOTP options
  102. */
  103. #define CONFIG_BOOTP_BOOTFILESIZE
  104. #define CONFIG_BOOTP_BOOTPATH
  105. #define CONFIG_BOOTP_GATEWAY
  106. #define CONFIG_BOOTP_HOSTNAME
  107. /*
  108. * Command line configuration.
  109. */
  110. #include <config_cmd_default.h>
  111. #define CONFIG_CMD_DHCP
  112. #define CONFIG_CMD_ELF
  113. #define CONFIG_CMD_EEPROM
  114. #define CONFIG_CMD_I2C
  115. #define CONFIG_CMD_IRQ
  116. #define CONFIG_CMD_JFFS2
  117. #define CONFIG_CMD_MII
  118. #define CONFIG_CMD_NAND
  119. #define CONFIG_CMD_NFS
  120. #define CONFIG_CMD_SNTP
  121. #define CONFIG_MAC_PARTITION
  122. #define CONFIG_DOS_PARTITION
  123. #undef CONFIG_WATCHDOG /* watchdog disabled */
  124. #define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
  125. #define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
  126. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  127. /*
  128. * Miscellaneous configurable options
  129. */
  130. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  131. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  132. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  133. #ifdef CONFIG_SYS_HUSH_PARSER
  134. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  135. #endif
  136. #if defined(CONFIG_CMD_KGDB)
  137. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  138. #else
  139. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  140. #endif
  141. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  142. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  143. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  144. #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
  145. #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  146. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  147. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  148. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
  149. #define CONFIG_SYS_BASE_BAUD 691200
  150. /* The following table includes the supported baudrates */
  151. #define CONFIG_SYS_BAUDRATE_TABLE \
  152. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  153. 57600, 115200, 230400, 460800, 921600 }
  154. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  155. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  156. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  157. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  158. /*-----------------------------------------------------------------------
  159. * NAND-FLASH stuff
  160. *-----------------------------------------------------------------------
  161. */
  162. #define CONFIG_SYS_NAND0_BASE 0xFF400000
  163. #define CONFIG_SYS_NAND1_BASE 0xFF000000
  164. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE }
  165. #define NAND_BIG_DELAY_US 25
  166. /* For CATcenter there is only NAND on the module */
  167. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  168. #define SECTORSIZE 512
  169. #define NAND_NO_RB
  170. #define ADDR_COLUMN 1
  171. #define ADDR_PAGE 2
  172. #define ADDR_COLUMN_PAGE 3
  173. #define NAND_ChipID_UNKNOWN 0x00
  174. #define NAND_MAX_FLOORS 1
  175. #define CONFIG_SYS_NAND0_CE (0x80000000 >> 1) /* our CE is GPIO1 */
  176. #define CONFIG_SYS_NAND0_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
  177. #define CONFIG_SYS_NAND0_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
  178. #define CONFIG_SYS_NAND0_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
  179. #define CONFIG_SYS_NAND1_CE (0x80000000 >> 14) /* our CE is GPIO14 */
  180. #define CONFIG_SYS_NAND1_CLE (0x80000000 >> 15) /* our CLE is GPIO15 */
  181. #define CONFIG_SYS_NAND1_ALE (0x80000000 >> 16) /* our ALE is GPIO16 */
  182. #define CONFIG_SYS_NAND1_RDY (0x80000000 >> 31) /* our RDY is GPIO31 */
  183. #define MACRO_NAND_DISABLE_CE(nandptr) do \
  184. { \
  185. switch((unsigned long)nandptr) \
  186. { \
  187. case CONFIG_SYS_NAND0_BASE: \
  188. out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_CE); \
  189. break; \
  190. case CONFIG_SYS_NAND1_BASE: \
  191. out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_CE); \
  192. break; \
  193. } \
  194. } while(0)
  195. #define MACRO_NAND_ENABLE_CE(nandptr) do \
  196. { \
  197. switch((unsigned long)nandptr) \
  198. { \
  199. case CONFIG_SYS_NAND0_BASE: \
  200. out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_CE); \
  201. break; \
  202. case CONFIG_SYS_NAND1_BASE: \
  203. out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_CE); \
  204. break; \
  205. } \
  206. } while(0)
  207. #define MACRO_NAND_CTL_CLRALE(nandptr) do \
  208. { \
  209. switch((unsigned long)nandptr) \
  210. { \
  211. case CONFIG_SYS_NAND0_BASE: \
  212. out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_ALE); \
  213. break; \
  214. case CONFIG_SYS_NAND1_BASE: \
  215. out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_ALE); \
  216. break; \
  217. } \
  218. } while(0)
  219. #define MACRO_NAND_CTL_SETALE(nandptr) do \
  220. { \
  221. switch((unsigned long)nandptr) \
  222. { \
  223. case CONFIG_SYS_NAND0_BASE: \
  224. out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_ALE); \
  225. break; \
  226. case CONFIG_SYS_NAND1_BASE: \
  227. out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_ALE); \
  228. break; \
  229. } \
  230. } while(0)
  231. #define MACRO_NAND_CTL_CLRCLE(nandptr) do \
  232. { \
  233. switch((unsigned long)nandptr) \
  234. { \
  235. case CONFIG_SYS_NAND0_BASE: \
  236. out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_CLE); \
  237. break; \
  238. case CONFIG_SYS_NAND1_BASE: \
  239. out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_CLE); \
  240. break; \
  241. } \
  242. } while(0)
  243. #define MACRO_NAND_CTL_SETCLE(nandptr) do { \
  244. switch((unsigned long)nandptr) { \
  245. case CONFIG_SYS_NAND0_BASE: \
  246. out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_CLE); \
  247. break; \
  248. case CONFIG_SYS_NAND1_BASE: \
  249. out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_CLE); \
  250. break; \
  251. } \
  252. } while(0)
  253. #ifdef NAND_NO_RB
  254. /* constant delay (see also tR in the datasheet) */
  255. #define NAND_WAIT_READY(nand) do { \
  256. udelay(12); \
  257. } while (0)
  258. #else
  259. /* use the R/B pin */
  260. /* TBD */
  261. #endif
  262. #define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
  263. #define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
  264. #define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
  265. #define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
  266. /*-----------------------------------------------------------------------
  267. * PCI stuff
  268. *-----------------------------------------------------------------------
  269. */
  270. #if 0 /* No PCI on CATcenter */
  271. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  272. #define PCI_HOST_FORCE 1 /* configure as pci host */
  273. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  274. #define CONFIG_PCI /* include pci support */
  275. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  276. #undef CONFIG_PCI_PNP /* do pci plug-and-play */
  277. /* resource configuration */
  278. #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  279. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* PCI Vendor ID: IBM */
  280. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: --- */
  281. #define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
  282. #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
  283. #define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
  284. #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  285. #define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
  286. #define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
  287. #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  288. #endif /* No PCI */
  289. /*-----------------------------------------------------------------------
  290. * Start addresses for the final memory configuration
  291. * (Set up by the startup code)
  292. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  293. */
  294. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  295. #define CONFIG_SYS_FLASH_BASE 0xFFFC0000
  296. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  297. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
  298. #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
  299. /*
  300. * For booting Linux, the board info and command line data
  301. * have to be in the first 8 MB of memory, since this is
  302. * the maximum mapped by the Linux kernel during initialization.
  303. */
  304. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  305. /*-----------------------------------------------------------------------
  306. * FLASH organization
  307. */
  308. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  309. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  310. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  311. #define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
  312. #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  313. #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  314. #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  315. /*
  316. * The following defines are added for buggy IOP480 byte interface.
  317. * All other boards should use the standard values (CPCI405 etc.)
  318. */
  319. #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
  320. #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
  321. #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
  322. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  323. /*-----------------------------------------------------------------------
  324. * Environment Variable setup
  325. */
  326. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  327. #define CONFIG_ENV_ADDR 0xFFFF8000 /* environment starts at the first small sector */
  328. #define CONFIG_ENV_SECT_SIZE 0x2000 /* 8196 bytes may be used for env vars*/
  329. #define CONFIG_ENV_ADDR_REDUND 0xFFFFA000
  330. #define CONFIG_ENV_SIZE_REDUND 0x2000
  331. #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
  332. #define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
  333. #define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
  334. /*-----------------------------------------------------------------------
  335. * I2C EEPROM (CAT24WC16) for environment
  336. */
  337. #define CONFIG_HARD_I2C /* I2c with hardware support */
  338. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  339. #define CONFIG_SYS_I2C_SLAVE 0x7F
  340. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  341. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  342. /* mask of address bits that overflow into the "EEPROM chip address" */
  343. /*#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07*/
  344. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  345. /* 16 byte page write mode using*/
  346. /* last 4 bits of the address */
  347. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  348. /*-----------------------------------------------------------------------
  349. * Cache Configuration
  350. */
  351. #define CONFIG_SYS_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
  352. /* have only 8kB, 16kB is save here */
  353. #define CONFIG_SYS_CACHELINE_SIZE 32 /* ... */
  354. #if defined(CONFIG_CMD_KGDB)
  355. #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  356. #endif
  357. /*
  358. * Init Memory Controller:
  359. *
  360. * BR0/1 and OR0/1 (FLASH)
  361. */
  362. #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
  363. /*-----------------------------------------------------------------------
  364. * External Bus Controller (EBC) Setup
  365. */
  366. /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
  367. #define CONFIG_SYS_EBC_PB0AP 0x92015480
  368. #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  369. /* Memory Bank 1 (External SRAM) initialization */
  370. /* Since this must replace NOR Flash, we use the same settings for CS0 */
  371. #define CONFIG_SYS_EBC_PB1AP 0x92015480
  372. #define CONFIG_SYS_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
  373. /* Memory Bank 2 (Flash Bank 1, NAND-FLASH) initialization */
  374. #define CONFIG_SYS_EBC_PB2AP 0x92015480
  375. #define CONFIG_SYS_EBC_PB2CR 0xFF458000 /* BAS=0xFF4,BS=4MB,BU=R/W,BW=8bit */
  376. /* Memory Bank 3 (Flash Bank 2, NAND-FLASH) initialization */
  377. #define CONFIG_SYS_EBC_PB3AP 0x92015480
  378. #define CONFIG_SYS_EBC_PB3CR 0xFF058000 /* BAS=0xFF0,BS=4MB,BU=R/W,BW=8bit */
  379. #ifdef CONFIG_PPCHAMELEON_SMI712
  380. /*
  381. * Video console (graphic: SMI LynxEM)
  382. */
  383. #define CONFIG_VIDEO
  384. #define CONFIG_CFB_CONSOLE
  385. #define CONFIG_VIDEO_SMI_LYNXEM
  386. #define CONFIG_VIDEO_LOGO
  387. /*#define CONFIG_VIDEO_BMP_LOGO*/
  388. #define CONFIG_CONSOLE_EXTRA_INFO
  389. #define CONFIG_VGA_AS_SINGLE_DEVICE
  390. /* This is the base address (on 405EP-side) used to generate I/O accesses on PCI bus */
  391. #define CONFIG_SYS_ISA_IO 0xE8000000
  392. /* see also drivers/video/videomodes.c */
  393. #define CONFIG_SYS_DEFAULT_VIDEO_MODE 0x303
  394. #endif
  395. /*-----------------------------------------------------------------------
  396. * FPGA stuff
  397. */
  398. /* FPGA internal regs */
  399. #define CONFIG_SYS_FPGA_MODE 0x00
  400. #define CONFIG_SYS_FPGA_STATUS 0x02
  401. #define CONFIG_SYS_FPGA_TS 0x04
  402. #define CONFIG_SYS_FPGA_TS_LOW 0x06
  403. #define CONFIG_SYS_FPGA_TS_CAP0 0x10
  404. #define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12
  405. #define CONFIG_SYS_FPGA_TS_CAP1 0x14
  406. #define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16
  407. #define CONFIG_SYS_FPGA_TS_CAP2 0x18
  408. #define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a
  409. #define CONFIG_SYS_FPGA_TS_CAP3 0x1c
  410. #define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e
  411. /* FPGA Mode Reg */
  412. #define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001
  413. #define CONFIG_SYS_FPGA_MODE_TS_IRQ_ENABLE 0x0100
  414. #define CONFIG_SYS_FPGA_MODE_TS_IRQ_CLEAR 0x1000
  415. #define CONFIG_SYS_FPGA_MODE_TS_CLEAR 0x2000
  416. /* FPGA Status Reg */
  417. #define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001
  418. #define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002
  419. #define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004
  420. #define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008
  421. #define CONFIG_SYS_FPGA_STATUS_TS_IRQ 0x1000
  422. #define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
  423. #define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
  424. /* FPGA program pin configuration */
  425. #define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
  426. #define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
  427. #define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
  428. #define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
  429. #define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
  430. /*-----------------------------------------------------------------------
  431. * Definitions for initial stack pointer and data area (in data cache)
  432. */
  433. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  434. #define CONFIG_SYS_TEMP_STACK_OCM 1
  435. /* On Chip Memory location */
  436. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  437. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  438. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
  439. #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */
  440. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  441. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  442. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  443. /*-----------------------------------------------------------------------
  444. * Definitions for GPIO setup (PPC405EP specific)
  445. *
  446. * GPIO0[0] - External Bus Controller BLAST output
  447. * GPIO0[1-9] - Instruction trace outputs -> GPIO
  448. * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
  449. * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
  450. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  451. * GPIO0[24-27] - UART0 control signal inputs/outputs
  452. * GPIO0[28-29] - UART1 data signal input/output
  453. * GPIO0[30] - EMAC0 input
  454. * GPIO0[31] - EMAC1 reject packet as output
  455. */
  456. #define CONFIG_SYS_GPIO0_OSRH 0x40000550
  457. #define CONFIG_SYS_GPIO0_OSRL 0x00000110
  458. #define CONFIG_SYS_GPIO0_ISR1H 0x00000000
  459. /*#define CONFIG_SYS_GPIO0_ISR1L 0x15555445*/
  460. #define CONFIG_SYS_GPIO0_ISR1L 0x15555444
  461. #define CONFIG_SYS_GPIO0_TSRH 0x00000000
  462. #define CONFIG_SYS_GPIO0_TSRL 0x00000000
  463. #define CONFIG_SYS_GPIO0_TCR 0xF7FF8014
  464. /*
  465. * Internal Definitions
  466. *
  467. * Boot Flags
  468. */
  469. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  470. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  471. #define CONFIG_NO_SERIAL_EEPROM
  472. /*--------------------------------------------------------------------*/
  473. #ifdef CONFIG_NO_SERIAL_EEPROM
  474. /*
  475. !-----------------------------------------------------------------------
  476. ! Defines for entry options.
  477. ! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
  478. ! are plugged in the board will be utilized as non-ECC DIMMs.
  479. !-----------------------------------------------------------------------
  480. */
  481. #undef AUTO_MEMORY_CONFIG
  482. #define DIMM_READ_ADDR 0xAB
  483. #define DIMM_WRITE_ADDR 0xAA
  484. #define CPC0_PLLMR0 (CNTRL_DCR_BASE+0x0) /* PLL mode 0 register */
  485. #define CPC0_BOOT (CNTRL_DCR_BASE+0x1) /* Chip Clock Status register */
  486. #define CPC0_CR1 (CNTRL_DCR_BASE+0x2) /* Chip Control 1 register */
  487. #define CPC0_EPRCSR (CNTRL_DCR_BASE+0x3) /* EMAC PHY Rcv Clk Src register */
  488. #define CPC0_PLLMR1 (CNTRL_DCR_BASE+0x4) /* PLL mode 1 register */
  489. #define CPC0_UCR (CNTRL_DCR_BASE+0x5) /* UART Control register */
  490. #define CPC0_SRR (CNTRL_DCR_BASE+0x6) /* Soft Reset register */
  491. #define CPC0_JTAGID (CNTRL_DCR_BASE+0x7) /* JTAG ID register */
  492. #define CPC0_SPARE (CNTRL_DCR_BASE+0x8) /* Spare DCR */
  493. #define CPC0_PCI (CNTRL_DCR_BASE+0x9) /* PCI Control register */
  494. /* Defines for CPC0_PLLMR1 Register fields */
  495. #define PLL_ACTIVE 0x80000000
  496. #define CPC0_PLLMR1_SSCS 0x80000000
  497. #define PLL_RESET 0x40000000
  498. #define CPC0_PLLMR1_PLLR 0x40000000
  499. /* Feedback multiplier */
  500. #define PLL_FBKDIV 0x00F00000
  501. #define CPC0_PLLMR1_FBDV 0x00F00000
  502. #define PLL_FBKDIV_16 0x00000000
  503. #define PLL_FBKDIV_1 0x00100000
  504. #define PLL_FBKDIV_2 0x00200000
  505. #define PLL_FBKDIV_3 0x00300000
  506. #define PLL_FBKDIV_4 0x00400000
  507. #define PLL_FBKDIV_5 0x00500000
  508. #define PLL_FBKDIV_6 0x00600000
  509. #define PLL_FBKDIV_7 0x00700000
  510. #define PLL_FBKDIV_8 0x00800000
  511. #define PLL_FBKDIV_9 0x00900000
  512. #define PLL_FBKDIV_10 0x00A00000
  513. #define PLL_FBKDIV_11 0x00B00000
  514. #define PLL_FBKDIV_12 0x00C00000
  515. #define PLL_FBKDIV_13 0x00D00000
  516. #define PLL_FBKDIV_14 0x00E00000
  517. #define PLL_FBKDIV_15 0x00F00000
  518. /* Forward A divisor */
  519. #define PLL_FWDDIVA 0x00070000
  520. #define CPC0_PLLMR1_FWDVA 0x00070000
  521. #define PLL_FWDDIVA_8 0x00000000
  522. #define PLL_FWDDIVA_7 0x00010000
  523. #define PLL_FWDDIVA_6 0x00020000
  524. #define PLL_FWDDIVA_5 0x00030000
  525. #define PLL_FWDDIVA_4 0x00040000
  526. #define PLL_FWDDIVA_3 0x00050000
  527. #define PLL_FWDDIVA_2 0x00060000
  528. #define PLL_FWDDIVA_1 0x00070000
  529. /* Forward B divisor */
  530. #define PLL_FWDDIVB 0x00007000
  531. #define CPC0_PLLMR1_FWDVB 0x00007000
  532. #define PLL_FWDDIVB_8 0x00000000
  533. #define PLL_FWDDIVB_7 0x00001000
  534. #define PLL_FWDDIVB_6 0x00002000
  535. #define PLL_FWDDIVB_5 0x00003000
  536. #define PLL_FWDDIVB_4 0x00004000
  537. #define PLL_FWDDIVB_3 0x00005000
  538. #define PLL_FWDDIVB_2 0x00006000
  539. #define PLL_FWDDIVB_1 0x00007000
  540. /* PLL tune bits */
  541. #define PLL_TUNE_MASK 0x000003FF
  542. #define PLL_TUNE_2_M_3 0x00000133 /* 2 <= M <= 3 */
  543. #define PLL_TUNE_4_M_6 0x00000134 /* 3 < M <= 6 */
  544. #define PLL_TUNE_7_M_10 0x00000138 /* 6 < M <= 10 */
  545. #define PLL_TUNE_11_M_14 0x0000013C /* 10 < M <= 14 */
  546. #define PLL_TUNE_15_M_40 0x0000023E /* 14 < M <= 40 */
  547. #define PLL_TUNE_VCO_LOW 0x00000000 /* 500MHz <= VCO <= 800MHz */
  548. #define PLL_TUNE_VCO_HI 0x00000080 /* 800MHz < VCO <= 1000MHz */
  549. /* Defines for CPC0_PLLMR0 Register fields */
  550. /* CPU divisor */
  551. #define PLL_CPUDIV 0x00300000
  552. #define CPC0_PLLMR0_CCDV 0x00300000
  553. #define PLL_CPUDIV_1 0x00000000
  554. #define PLL_CPUDIV_2 0x00100000
  555. #define PLL_CPUDIV_3 0x00200000
  556. #define PLL_CPUDIV_4 0x00300000
  557. /* PLB divisor */
  558. #define PLL_PLBDIV 0x00030000
  559. #define CPC0_PLLMR0_CBDV 0x00030000
  560. #define PLL_PLBDIV_1 0x00000000
  561. #define PLL_PLBDIV_2 0x00010000
  562. #define PLL_PLBDIV_3 0x00020000
  563. #define PLL_PLBDIV_4 0x00030000
  564. /* OPB divisor */
  565. #define PLL_OPBDIV 0x00003000
  566. #define CPC0_PLLMR0_OPDV 0x00003000
  567. #define PLL_OPBDIV_1 0x00000000
  568. #define PLL_OPBDIV_2 0x00001000
  569. #define PLL_OPBDIV_3 0x00002000
  570. #define PLL_OPBDIV_4 0x00003000
  571. /* EBC divisor */
  572. #define PLL_EXTBUSDIV 0x00000300
  573. #define CPC0_PLLMR0_EPDV 0x00000300
  574. #define PLL_EXTBUSDIV_2 0x00000000
  575. #define PLL_EXTBUSDIV_3 0x00000100
  576. #define PLL_EXTBUSDIV_4 0x00000200
  577. #define PLL_EXTBUSDIV_5 0x00000300
  578. /* MAL divisor */
  579. #define PLL_MALDIV 0x00000030
  580. #define CPC0_PLLMR0_MPDV 0x00000030
  581. #define PLL_MALDIV_1 0x00000000
  582. #define PLL_MALDIV_2 0x00000010
  583. #define PLL_MALDIV_3 0x00000020
  584. #define PLL_MALDIV_4 0x00000030
  585. /* PCI divisor */
  586. #define PLL_PCIDIV 0x00000003
  587. #define CPC0_PLLMR0_PPFD 0x00000003
  588. #define PLL_PCIDIV_1 0x00000000
  589. #define PLL_PCIDIV_2 0x00000001
  590. #define PLL_PCIDIV_3 0x00000002
  591. #define PLL_PCIDIV_4 0x00000003
  592. #ifdef CONFIG_PPCHAMELEON_CLK_25
  593. /* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 25.0 MHz input clock to the 405EP) */
  594. #define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
  595. PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
  596. PLL_MALDIV_1 | PLL_PCIDIV_4)
  597. #define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_8 | \
  598. PLL_FWDDIVA_6 | PLL_FWDDIVB_4 | \
  599. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  600. #define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
  601. PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
  602. PLL_MALDIV_1 | PLL_PCIDIV_4)
  603. #define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_8 | \
  604. PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
  605. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  606. #define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
  607. PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
  608. PLL_MALDIV_1 | PLL_PCIDIV_4)
  609. #define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
  610. PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
  611. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  612. #define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
  613. PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
  614. PLL_MALDIV_1 | PLL_PCIDIV_2)
  615. #define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
  616. PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
  617. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
  618. #elif (defined (CONFIG_PPCHAMELEON_CLK_33))
  619. /* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 33.3MHz input clock to the 405EP) */
  620. #define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
  621. PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
  622. PLL_MALDIV_1 | PLL_PCIDIV_4)
  623. #define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_4 | \
  624. PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
  625. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  626. #define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
  627. PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
  628. PLL_MALDIV_1 | PLL_PCIDIV_4)
  629. #define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_6 | \
  630. PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
  631. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  632. #define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
  633. PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
  634. PLL_MALDIV_1 | PLL_PCIDIV_4)
  635. #define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
  636. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  637. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  638. #define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
  639. PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
  640. PLL_MALDIV_1 | PLL_PCIDIV_2)
  641. #define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
  642. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  643. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
  644. #else
  645. #error "* External frequency (SysClk) not defined! *"
  646. #endif
  647. #if (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_HI)
  648. /* Model HI */
  649. #define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_333_111_37_55_55
  650. #define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_333_111_37_55_55
  651. #define CONFIG_SYS_OPB_FREQ 55555555
  652. /* Model ME */
  653. #elif (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_ME)
  654. #define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_266_133_33_66_33
  655. #define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_266_133_33_66_33
  656. #define CONFIG_SYS_OPB_FREQ 66666666
  657. #else
  658. /* Model BA (default) */
  659. #define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_133_133_33_66_33
  660. #define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_133_133_33_66_33
  661. #define CONFIG_SYS_OPB_FREQ 66666666
  662. #endif
  663. #endif /* CONFIG_NO_SERIAL_EEPROM */
  664. #define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
  665. #define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */
  666. /*
  667. * JFFS2 partitions
  668. *
  669. */
  670. /* No command line, one static partition */
  671. #undef CONFIG_JFFS2_CMDLINE
  672. #define CONFIG_JFFS2_DEV "nand"
  673. #define CONFIG_JFFS2_PART_SIZE 0x00200000
  674. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  675. /* mtdparts command line support
  676. *
  677. * Note: fake mtd_id used, no linux mtd map file
  678. */
  679. /*
  680. #define CONFIG_JFFS2_CMDLINE
  681. #define MTDIDS_DEFAULT "nand0=catcenter"
  682. #define MTDPARTS_DEFAULT "mtdparts=catcenter:2m(nand)"
  683. */
  684. #endif /* __CONFIG_H */