mcx.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440
  1. /*
  2. * Copyright (C) 2011 Ilya Yanok, Emcraft Systems
  3. *
  4. * Based on omap3_evm_config.h
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc.
  19. */
  20. #ifndef __CONFIG_H
  21. #define __CONFIG_H
  22. /*
  23. * High Level Configuration Options
  24. */
  25. #define CONFIG_OMAP /* in a TI OMAP core */
  26. #define CONFIG_OMAP34XX /* which is a 34XX */
  27. #define CONFIG_OMAP3_MCX /* working with mcx */
  28. #define CONFIG_OMAP_GPIO
  29. #define MACH_TYPE_MCX 3656
  30. #define CONFIG_MACH_TYPE MACH_TYPE_MCX
  31. #define CONFIG_BOARD_LATE_INIT
  32. #define CONFIG_SYS_CACHELINE_SIZE 64
  33. #define CONFIG_EMIF4 /* The chip has EMIF4 controller */
  34. #include <asm/arch/cpu.h> /* get chip and board defs */
  35. #include <asm/arch/omap3.h>
  36. #define CONFIG_OF_LIBFDT
  37. #define CONFIG_FIT
  38. /*
  39. * Leave it at 0x80008000 to allow booting new u-boot.bin with X-loader
  40. * and older u-boot.bin with the new U-Boot SPL.
  41. */
  42. #define CONFIG_SYS_TEXT_BASE 0x80008000
  43. /*
  44. * Display CPU and Board information
  45. */
  46. #define CONFIG_DISPLAY_CPUINFO
  47. #define CONFIG_DISPLAY_BOARDINFO
  48. /* Clock Defines */
  49. #define V_OSCK 26000000 /* Clock output from T2 */
  50. #define V_SCLK (V_OSCK >> 1)
  51. #define CONFIG_MISC_INIT_R
  52. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  53. #define CONFIG_SETUP_MEMORY_TAGS
  54. #define CONFIG_INITRD_TAG
  55. #define CONFIG_REVISION_TAG
  56. /*
  57. * Size of malloc() pool
  58. */
  59. #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
  60. #define CONFIG_SYS_MALLOC_LEN (1024 << 10)
  61. /*
  62. * DDR related
  63. */
  64. #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
  65. /*
  66. * Hardware drivers
  67. */
  68. /*
  69. * NS16550 Configuration
  70. */
  71. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  72. #define CONFIG_SYS_NS16550
  73. #define CONFIG_SYS_NS16550_SERIAL
  74. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  75. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  76. /*
  77. * select serial console configuration
  78. */
  79. #define CONFIG_CONS_INDEX 3
  80. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  81. #define CONFIG_SERIAL3 3 /* UART3 */
  82. /* allow to overwrite serial and ethaddr */
  83. #define CONFIG_ENV_OVERWRITE
  84. #define CONFIG_BAUDRATE 115200
  85. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  86. 115200}
  87. #define CONFIG_MMC
  88. #define CONFIG_OMAP_HSMMC
  89. #define CONFIG_GENERIC_MMC
  90. #define CONFIG_DOS_PARTITION
  91. /* EHCI */
  92. #define CONFIG_USB_STORAGE
  93. #define CONFIG_OMAP3_GPIO_5
  94. #define CONFIG_USB_EHCI
  95. #define CONFIG_USB_EHCI_OMAP
  96. #define CONFIG_USB_ULPI
  97. #define CONFIG_USB_ULPI_VIEWPORT_OMAP
  98. #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 57
  99. #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
  100. /* commands to include */
  101. #include <config_cmd_default.h>
  102. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  103. #define CONFIG_CMD_FAT /* FAT support */
  104. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  105. #define CONFIG_CMD_DATE
  106. #define CONFIG_CMD_I2C /* I2C serial bus support */
  107. #define CONFIG_CMD_MMC /* MMC support */
  108. #define CONFIG_CMD_FAT /* FAT support */
  109. #define CONFIG_CMD_USB
  110. #define CONFIG_CMD_NAND /* NAND support */
  111. #define CONFIG_CMD_DHCP
  112. #define CONFIG_CMD_PING
  113. #define CONFIG_CMD_CACHE
  114. #define CONFIG_CMD_UBI
  115. #define CONFIG_CMD_UBIFS
  116. #define CONFIG_RBTREE
  117. #define CONFIG_LZO
  118. #define CONFIG_MTD_PARTITIONS
  119. #define CONFIG_MTD_DEVICE
  120. #define CONFIG_CMD_MTDPARTS
  121. #define CONFIG_CMD_GPIO
  122. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  123. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  124. #undef CONFIG_CMD_IMI /* iminfo */
  125. #undef CONFIG_CMD_IMLS /* List all found images */
  126. #define CONFIG_SYS_NO_FLASH
  127. #define CONFIG_HARD_I2C
  128. #define CONFIG_SYS_I2C_SPEED 100000
  129. #define CONFIG_SYS_I2C_SLAVE 1
  130. #define CONFIG_SYS_I2C_BUS 0
  131. #define CONFIG_DRIVER_OMAP34XX_I2C
  132. /* RTC */
  133. #define CONFIG_RTC_DS1337
  134. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  135. #define CONFIG_CMD_NET
  136. #define CONFIG_CMD_MII
  137. #define CONFIG_CMD_NFS
  138. /*
  139. * Board NAND Info.
  140. */
  141. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  142. /* to access nand */
  143. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  144. /* to access */
  145. /* nand at CS0 */
  146. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
  147. /* NAND devices */
  148. #define CONFIG_JFFS2_NAND
  149. /* nand device jffs2 lives on */
  150. #define CONFIG_JFFS2_DEV "nand0"
  151. /* start of jffs2 partition */
  152. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  153. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
  154. /* Environment information */
  155. #define CONFIG_BOOTDELAY 3
  156. #define CONFIG_BOOTFILE "uImage"
  157. #define xstr(s) str(s)
  158. #define str(s) #s
  159. /* Setup MTD for NAND on the SOM */
  160. #define MTDIDS_DEFAULT "nand0=omap2-nand.0"
  161. #define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:512k(MLO)," \
  162. "1m(u-boot),256k(env1)," \
  163. "256k(env2),6m(kernel),6m(k_recovery)," \
  164. "8m(fs_recovery),-(common_data)"
  165. #define CONFIG_HOSTNAME mcx
  166. #define CONFIG_EXTRA_ENV_SETTINGS \
  167. "adddbg=setenv bootargs ${bootargs} trace_buf_size=64M\0" \
  168. "adddebug=setenv bootargs ${bootargs} earlyprintk=serial\0" \
  169. "addeth=setenv bootargs ${bootargs} ethaddr=${ethaddr}\0" \
  170. "addfb=setenv bootargs ${bootargs} vram=6M " \
  171. "omapfb.vram=1:2M,2:2M,3:2M omapdss.def_disp=lcd\0" \
  172. "addip_sta=setenv bootargs ${bootargs} " \
  173. "ip=${ipaddr}:${serverip}:${gatewayip}:" \
  174. "${netmask}:${hostname}:eth0:off\0" \
  175. "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \
  176. "addip=if test -n ${ipdyn};then run addip_dyn;" \
  177. "else run addip_sta;fi\0" \
  178. "addmisc=setenv bootargs ${bootargs} ${misc}\0" \
  179. "addtty=setenv bootargs ${bootargs} " \
  180. "console=${consoledev},${baudrate}\0" \
  181. "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
  182. "baudrate=115200\0" \
  183. "consoledev=ttyO2\0" \
  184. "hostname=" xstr(CONFIG_HOSTNAME) "\0" \
  185. "loadaddr=0x82000000\0" \
  186. "load=tftp ${loadaddr} ${u-boot}\0" \
  187. "load_k=tftp ${loadaddr} ${bootfile}\0" \
  188. "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
  189. "loadmlo=tftp ${loadaddr} ${mlo}\0" \
  190. "mlo=" xstr(CONFIG_HOSTNAME) "/MLO\0" \
  191. "mmcargs=root=/dev/mmcblk0p2 rw " \
  192. "rootfstype=ext3 rootwait\0" \
  193. "mmcboot=echo Booting from mmc ...; " \
  194. "run mmcargs; " \
  195. "run addip addtty addmtd addfb addeth addmisc;" \
  196. "run loaduimage; " \
  197. "bootm ${loadaddr}\0" \
  198. "net_nfs=run load_k; " \
  199. "run nfsargs; " \
  200. "run addip addtty addmtd addfb addeth addmisc;" \
  201. "bootm ${loadaddr}\0" \
  202. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  203. "nfsroot=${serverip}:${rootpath}\0" \
  204. "u-boot=" xstr(CONFIG_HOSTNAME) "/u-boot.img\0" \
  205. "uboot_addr=0x80000\0" \
  206. "update=nandecc sw;nand erase ${uboot_addr} 100000;" \
  207. "nand write ${loadaddr} ${uboot_addr} 80000\0" \
  208. "updatemlo=nandecc hw;nand erase 0 20000;" \
  209. "nand write ${loadaddr} 0 20000\0" \
  210. "upd=if run load;then echo Updating u-boot;if run update;" \
  211. "then echo U-Boot updated;" \
  212. "else echo Error updating u-boot !;" \
  213. "echo Board without bootloader !!;" \
  214. "fi;" \
  215. "else echo U-Boot not downloaded..exiting;fi\0" \
  216. "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
  217. "bootscript=echo Running bootscript from mmc ...; " \
  218. "source ${loadaddr}\0" \
  219. "nandargs=setenv bootargs ubi.mtd=7 " \
  220. "root=ubi0:rootfs rootfstype=ubifs\0" \
  221. "nandboot=echo Booting from nand ...; " \
  222. "run nandargs; " \
  223. "ubi part nand0,4;" \
  224. "ubi readvol ${loadaddr} kernel;" \
  225. "run addtty addmtd addfb addeth addmisc;" \
  226. "bootm ${loadaddr}\0" \
  227. "preboot=ubi part nand0,7;" \
  228. "ubi readvol ${loadaddr} splash;" \
  229. "bmp display ${loadaddr};" \
  230. "gpio set 55\0" \
  231. "swupdate_args=setenv bootargs root=/dev/ram " \
  232. "quiet loglevel=1 " \
  233. "consoleblank=0 ${swupdate_misc}\0" \
  234. "swupdate=echo Running Sw-Update...;" \
  235. "if printenv mtdparts;then echo Starting SwUpdate...; " \
  236. "else mtdparts default;fi; " \
  237. "ubi part nand0,5;" \
  238. "ubi readvol 0x82000000 kernel_recovery;" \
  239. "ubi part nand0,6;" \
  240. "ubi readvol 0x84000000 fs_recovery;" \
  241. "run swupdate_args; " \
  242. "setenv bootargs ${bootargs} " \
  243. "${mtdparts} " \
  244. "vram=6M omapfb.vram=1:2M,2:2M,3:2M " \
  245. "omapdss.def_disp=lcd;" \
  246. "bootm 0x82000000 0x84000000\0"
  247. #define CONFIG_BOOTCOMMAND \
  248. "run nandboot"
  249. #define CONFIG_AUTO_COMPLETE
  250. #define CONFIG_CMDLINE_EDITING
  251. /*
  252. * Miscellaneous configurable options
  253. */
  254. #define V_PROMPT "mcx # "
  255. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  256. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  257. #define CONFIG_SYS_PROMPT V_PROMPT
  258. #define CONFIG_SYS_CBSIZE 1024/* Console I/O Buffer Size */
  259. /* Print Buffer Size */
  260. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  261. sizeof(CONFIG_SYS_PROMPT) + 16)
  262. #define CONFIG_SYS_MAXARGS 16 /* max number of command */
  263. /* args */
  264. /* Boot Argument Buffer Size */
  265. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  266. /* memtest works on */
  267. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
  268. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  269. 0x01F00000) /* 31MB */
  270. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
  271. /* address */
  272. #define CONFIG_PREBOOT
  273. /*
  274. * AM3517 has 12 GP timers, they can be driven by the system clock
  275. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  276. * This rate is divided by a local divisor.
  277. */
  278. #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
  279. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  280. #define CONFIG_SYS_HZ 1000
  281. /*
  282. * Physical Memory Map
  283. */
  284. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  285. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  286. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  287. /*
  288. * FLASH and environment organization
  289. */
  290. /* **** PISMO SUPPORT *** */
  291. /* Configure the PISMO */
  292. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  293. #define CONFIG_NAND_OMAP_GPMC
  294. #define GPMC_NAND_ECC_LP_x16_LAYOUT
  295. #define CONFIG_ENV_IS_IN_NAND
  296. #define SMNAND_ENV_OFFSET 0x180000 /* environment starts here */
  297. /* Redundant Environment */
  298. #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
  299. #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
  300. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  301. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
  302. 2 * CONFIG_SYS_ENV_SECT_SIZE)
  303. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  304. /* Flash banks JFFS2 should use */
  305. #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
  306. CONFIG_SYS_MAX_NAND_DEVICE)
  307. #define CONFIG_SYS_JFFS2_MEM_NAND
  308. /* use flash_info[2] */
  309. #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
  310. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  311. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  312. #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
  313. #define CONFIG_SYS_INIT_RAM_SIZE 0x800
  314. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  315. CONFIG_SYS_INIT_RAM_SIZE - \
  316. GENERATED_GBL_DATA_SIZE)
  317. /* Defines for SPL */
  318. #define CONFIG_SPL
  319. #define CONFIG_SPL_FRAMEWORK
  320. #define CONFIG_SPL_BOARD_INIT
  321. #define CONFIG_SPL_NAND_SIMPLE
  322. #define CONFIG_SPL_NAND_SOFTECC
  323. #define CONFIG_SPL_LIBCOMMON_SUPPORT
  324. #define CONFIG_SPL_LIBDISK_SUPPORT
  325. #define CONFIG_SPL_I2C_SUPPORT
  326. #define CONFIG_SPL_MMC_SUPPORT
  327. #define CONFIG_SPL_FAT_SUPPORT
  328. #define CONFIG_SPL_LIBGENERIC_SUPPORT
  329. #define CONFIG_SPL_SERIAL_SUPPORT
  330. #define CONFIG_SPL_POWER_SUPPORT
  331. #define CONFIG_SPL_NAND_SUPPORT
  332. #define CONFIG_SPL_NAND_BASE
  333. #define CONFIG_SPL_NAND_DRIVERS
  334. #define CONFIG_SPL_NAND_ECC
  335. #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
  336. #define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
  337. #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
  338. #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
  339. /* move malloc and bss high to prevent clashing with the main image */
  340. #define CONFIG_SYS_SPL_MALLOC_START 0x8f000000
  341. #define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
  342. #define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */
  343. #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
  344. #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
  345. #define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1
  346. #define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img"
  347. /* NAND boot config */
  348. #define CONFIG_SYS_NAND_PAGE_COUNT 64
  349. #define CONFIG_SYS_NAND_PAGE_SIZE 2048
  350. #define CONFIG_SYS_NAND_OOBSIZE 64
  351. #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
  352. #define CONFIG_SYS_NAND_5_ADDR_CYCLE
  353. #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
  354. #define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\
  355. 48, 49, 50, 51, 52, 53, 54, 55,\
  356. 56, 57, 58, 59, 60, 61, 62, 63}
  357. #define CONFIG_SYS_NAND_ECCSIZE 256
  358. #define CONFIG_SYS_NAND_ECCBYTES 3
  359. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
  360. #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
  361. /*
  362. * ethernet support
  363. *
  364. */
  365. #if defined(CONFIG_CMD_NET)
  366. #define CONFIG_DRIVER_TI_EMAC
  367. #define CONFIG_DRIVER_TI_EMAC_USE_RMII
  368. #define CONFIG_MII
  369. #define CONFIG_BOOTP_DEFAULT
  370. #define CONFIG_BOOTP_DNS
  371. #define CONFIG_BOOTP_DNS2
  372. #define CONFIG_BOOTP_SEND_HOSTNAME
  373. #define CONFIG_NET_RETRY_COUNT 10
  374. #endif
  375. #define CONFIG_VIDEO
  376. #define CONFIG_CFB_CONSOLE
  377. #define CONFIG_VGA_AS_SINGLE_DEVICE
  378. #define CONFIG_SPLASH_SCREEN
  379. #define CONFIG_VIDEO_BMP_RLE8
  380. #define CONFIG_CMD_BMP
  381. #define CONFIG_VIDEO_OMAP3
  382. #define CONFIG_SYS_CONSOLE_IS_IN_ENV
  383. #endif /* __CONFIG_H */